

J.C. Bose University of Science & Technology, YMCA, Faridabad (A Haryana State Government University) (Established by Haryana State Legislative Act No. 21 of 2009 & Recognized by UGC Act 1958 u/s 22 to Confer Degrees) Accredited 'A' Grade by NAAC 



Chairperson Deptt. of Electronics Engineering

# CERTIFICATE

This is to certify that the scheme & syllabi of M. TE(H(VLSI), 2019-20 (course name & scheme) is duly approved by the competent body/authority and to the best of my knowledge the contents of the same, are correct in all respect.

| Date: <u>03-02-20</u> 21 | Signature & Stamp of Chairperson |
|--------------------------|----------------------------------|
|                          | Name: PROF. NEELAM TURK          |
|                          | Deptt. Name <u>ELECTRONICS</u>   |
|                          | ENGG. DEPTT.                     |
| The Scheme +             | Syllabus is approved in 12th     |
| BOS meeting              | held online on 17/4/2020         |
| 2                        | 1 m                              |



# **SCHEME & SYLLABUS**

# for

# **M.TECH. COURSE**

in

# **VLSI DESIGN**

(w.e.f. Session 2018-2019)



# DEPARTMENT OF ELECTRONICS ENGINEERING

# J.C. BOSE UNIVERSITY OF SCIENCE AND TECHNOLOGY, YMCA, FARIDABAD

# J.C.BOSE UNIVERSITY OF SCIENCE & TECHNOLOGY, YMCA, FARIDABAD

# VISION

J. C. Bose University of Science & Technology, YMCA, Faridabad (erstwhile YMCA University of Science and Technology) aspires to be a nationally and internationally acclaimed leader in technical and higher education in all spheres which transforms the life of students through integration of teaching, research and character building.

# MISSION

- To contribute to the development of science and technology by synthesizing teaching, research and creative activities.
- To provide an enviable research environment and state-of-the-art technological exposure to its scholars.
- To develop human potential to its fullest extent and make them emerge as world class leaders in their professions and enthuse them towards their social responsibilities.

# **Department of Electronics Engineering**

# VISION

To be a Centre of Excellence for producing high quality engineers and scientists capable of providing sustainable solutions to complex problems and promoting cost effective indigenous technology in the area of Electronics, Communication & Control Engineering for Industry, Research Organizations, Academia and all sections of society.

# MISSION

- To frame a well-balanced curriculum with an emphasis on basic theoretical knowledge as well the requirements of the industry.
- To motivate students to develop innovative solutions to the existing problems for betterment of the society.
- Collaboration with the industry, research establishments and other academic institutions to bolster the research and development activities.
- To provide infrastructure and financial support for culmination of novel ideas into useful prototypes.
- To promote research in emerging and interdisciplinary areas and act as a facilitator for knowledge generation and dissemination through Research, Institute Industry and Institute-Institute interaction.

# **About Electronics Engineering Department**

J. C. Bose University of Science & Technology, Faridabad (erstwhile YMCA University of Science & Technology, Faridabad) established in 2009, formerly known as YMCA Institute of Engineering, Faridabad, established in year 1969 as a Joint Venture of Govt. of Haryana and National Council of YMCA of India with active assistance from overseas agencies of West Germany to produce highly practical oriented personnel in specialized field of engineering to meet specific technical manpower requirement of industries. Electronics Engineering Department started in 1969 and has been conducting B.Tech. Courses in Electronics Instrumentation and Control and Electronics and Communication Engineering of 4-Years duration since 1997. Students are admitted through centralized counseling nominated by state govt. in 1<sup>st</sup> Year and 2<sup>nd</sup> year through lateral entry entrance test. Besides under graduate degree courses, it is also running M.Tech. Courses in VLSI, Instrumentation and Electronics & Communication. Department of Electronics Engineering is also running Ph.D. Programme. All courses are duly approved by AICTE/ UGC. The Electronics Engineering Department has been well known for its track record of employment of the pass out students since its inception.

The Department has good infrastructure consisting of 11 laboratories, 10 Lecture Halls and 1 Conference Room beside 6 workshops. It has excellent faculty with 2 Professors, 2 Associate Professors and 21 Assistant Professors. At present, 6 faculty members are PhD in various specializations. The various syllabi of UG/PG courses have been prepared with active participation from Industry. The Department is organizing number of expert lectures from industry experts for students in every semester. During the project/dissertation work emphasis has been given on skill enhancement of students. Choice based system allows students to study the subjects of his/her choice from a number of elective courses /audit courses.

# **Program Educational Objectives (PEO):**

Students of the Master of Technology programs in VLSI Design will demonstrate

- To educate and train the graduates with knowledge and skills necessary to formulate, design and solve problems in Analog, Digital & Mixed Signal VLSI system design, VLSI Signal Processing, Real Time Embedded System design and Hardware Software Co-Design.
- 2. To provide technical skills in software and hardware tools related to the design and implementation of integrated Circuits, System on Chip for real time applications.
- 3. To provide scope for Applied Research and innovation in the various fields of VLSI and Embedded Systems, and enabling the students to work in the emerging areas.
- 4. To enhance communication and soft skills of students to make them work effectively as a team

# **Program Outcomes (PO):**

- Ability to acquire and apply in-depth knowledge in the area of Electronics and Communication Engineering and contribute to the state-of-art.
- 2. An ability to independently carry out research /investigation and development work to solve practical problems
- 3. An ability to write and present a substantial technical report/document
- 4. An Ability to engage in life-long learning and learning through mistakes with / without external feedback.
- 5. An ability to understand the role of a leader, leadership principles and attitude conducive to effective professional practice of Electronics and Communication Engineering
- 6. An ability to understand the impact of research and responsibility in order to contribute to the society.

# **GRADING SCHEME**

| Marks %         | Grade | Grade points | Category      |
|-----------------|-------|--------------|---------------|
|                 |       |              |               |
| 90-100          | 0     | 10           | Outstanding   |
| 80 ≤ marks <90  | A+    | 9            | Excellent     |
| 70 ≤ marks < 80 | А     | 8            | Very good     |
| 60 ≤ marks < 70 | B+    | 7            | Good          |
| 50 ≤ marks < 60 | В     | 6            | Above average |
| 45 ≤ marks < 50 | С     | 5            | Average       |
| 40 ≤ marks < 45 | Р     | 4            | Pass          |
| <40             | F     | 0            | Fail          |
|                 | Ab    | 0            | Absent        |

Percentage calculation= CGPA \* 9.5

# M. TECH. (VLSI Design)

| Total Credits                   | 68          |
|---------------------------------|-------------|
| Total Theory Subjects           | 11+2 Audits |
| Total Labs (including Projects) | 5           |
| Total Dissertation              | 2           |

# SEMESTER WISE SUMMARY OF THE PROGRAMME: M.TECH. (VLSI Design)

| S.No. | Semester | No. of Contact Hours | Marks | Credits |
|-------|----------|----------------------|-------|---------|
| 1     | I        | 24                   | 700   | 18      |
| 2     | II       | 26                   | 650   | 18      |
| 3     | III      | 26                   | 500   | 16      |
| 4     | IV       | 32                   | 500   | 16      |
| 5     | MOOCs    | -                    | -     | 6*      |
|       | Total    | 108                  | 2350  | 74      |

Note:

- 1. The scheme will be applicable from Academic Session 2019-20 onwards.
- 2. \*It is mandatory to pass the MOOC course(s) by all the students as per implementation of credit transfer/ mobility policy of on line courses of the University-as mentioned in Annexure-A at the end of the syllabus.

# Semester I M. Tech. (VLSI Design)

| Sr.  | Categ | Course | Course Title                                                          | H      | Hours |     | Hours |     | Cred | Sessiona<br>1 Marks | Final<br>Marks | Total |
|------|-------|--------|-----------------------------------------------------------------------|--------|-------|-----|-------|-----|------|---------------------|----------------|-------|
| 110. | ory   | Coue   |                                                                       | \<br>\ | week  |     | week  |     | 115  |                     |                |       |
|      |       |        |                                                                       | L      | Т     | Р   |       |     |      |                     |                |       |
| 1    | PCC   | MVL101 | RTL Simulation and<br>Synthesis with PLDs                             |        | 0     | 0   | 3     | 25  | 75   | 100                 |                |       |
| 2    | PCC   | MVL102 | Microcontrollers and<br>Programmable Digital<br>Signal Processors     |        | 0     | 0   | 3     | 25  | 75   | 100                 |                |       |
| 3    | PEC   |        | Elective I                                                            |        | 0     | 0   | 3     | 25  | 75   | 100                 |                |       |
| 4    | PEC   |        | Elective II                                                           |        | 0     | 0   | 3     | 25  | 75   | 100                 |                |       |
| 5    | PCC   | RMI101 | Research Methodology<br>and IPR                                       |        | 0     | 0   | 2     | 25  | 75   | 100                 |                |       |
| 6    | AUD   |        | Audit Course 1                                                        | 2      | 0     | 0   | 0     | 25  | 75   | 100                 |                |       |
| 7    | PCC   | MVL151 | RTL Simulation and<br>Synthesis with PLDs Lab                         |        | 0     | 4   | 2     | 15  | 35   | 50                  |                |       |
| 8    | PCC   | MVL152 | Microcontrollers and<br>Programmable Digital<br>Signal Processors Lab |        | 0     | 4   | 2     | 15  | 35   | 50                  |                |       |
|      |       |        |                                                                       |        | To    | tal | 18    | 180 | 520  | 700                 |                |       |

|                          | Course         | Course Title                                |  |  |
|--------------------------|----------------|---------------------------------------------|--|--|
|                          | MVLE103        | Physical Design Automation                  |  |  |
| Dava and File offere I   | MVLE104        | Programming Languages for Embedded Software |  |  |
| Program Elective-1       | MVLE105        | Digital Signal and Image Processing         |  |  |
|                          | <b>MVLE106</b> | VLSI Technology with MEMS Applications      |  |  |
|                          | <b>MVLE107</b> | Parallel Processing                         |  |  |
| <b>Program Elective-</b> | <b>MVLE108</b> | System Design with Embedded Linux           |  |  |
| II                       | <b>MVLE109</b> | CAD of Digital System                       |  |  |
|                          | MVLE110        | Device Modeling for Circuit Simulation      |  |  |

|     | AUD01A | English for Research Paper Writing   |
|-----|--------|--------------------------------------|
|     | AUD02A | Disaster Management                  |
|     | AUD03A | Sanskrit for Technical Knowledge     |
|     | AUD04A | Value Education                      |
|     | AUD05A | Constitution of India                |
| AUD | AUD06A | Pedagogy Studies                     |
|     | AUD07A | Stress Management by Yoga            |
|     | AUD08A | Personality Development through Life |
|     |        | Enlightenment Skills.                |
|     | AUD09A | Swami Vivekananda's thoughts         |

# Semester II M. Tech. (VLSI Design)

| Sr. | Category | Course | Course Title       | H   | our      | S | Credits  | Session | Final | Total |       |  |
|-----|----------|--------|--------------------|-----|----------|---|----------|---------|-------|-------|-------|--|
| No. |          | Code   |                    | per | per week |   | per week |         |       | al    | Marks |  |
|     |          |        |                    |     | r        | 1 |          | Marks   |       |       |       |  |
|     |          |        |                    | L   | Т        | P |          |         |       |       |       |  |
| 1   | PCC      | MVL201 | Analog and Digital | 3   | 0        | 0 | 3        | 25      | 75    | 100   |       |  |
|     |          |        | CMOS VLSI Design   |     |          |   |          |         |       |       |       |  |
| 2   | PCC      | MVL202 | VLSI Design        | 3   | 0        | 0 | 3        | 25      | 75    | 100   |       |  |
|     |          |        | Verification and   |     |          |   |          |         |       |       |       |  |
|     |          |        | Testing            |     |          |   |          |         |       |       |       |  |
| 3   | PEC      |        | Elective III       | 3   | 0        | 0 | 3        | 25      | 75    | 100   |       |  |
| 4   | PEC      |        | Elective IV        | 3   | 0        | 0 | 3        | 25      | 75    | 100   |       |  |
| 5   | AUD2     |        | Audit Course 2     | 2   | 0        | 0 | 0        | 25      | 75    | 100   |       |  |
| 6   | PCC      | MVL251 | Analog and Digital | 0   | 0        | 4 | 2        | 15      | 35    | 50    |       |  |
|     |          |        | CMOS VLSI Design   |     |          |   |          |         |       |       |       |  |
|     |          |        | Lab                |     |          |   |          |         |       |       |       |  |
| 7   | PCC      | MVL252 | VLSI Design        |     | 0        | 4 | 2        | 15      | 35    | 50    |       |  |
|     |          |        | Verification and   |     |          |   |          |         |       |       |       |  |
|     |          |        | Testing Lab        |     |          |   |          |         |       |       |       |  |
| 8   | PCC      | MVL253 | Minor Project      | 0   | 0        | 4 | 2        | 15      | 35    | 50    |       |  |
|     |          |        | Total Credits      |     |          |   | 18       | 170     | 480   | 650   |       |  |

|                      | Course         | Course Title                       |
|----------------------|----------------|------------------------------------|
|                      | Code           |                                    |
|                      | MVLE203        | Memory Technologies                |
| Program Flootivo III | MVLE204        | SoC Design                         |
| Program Elective-III | <b>MVLE205</b> | Low power VLSI Design              |
|                      | MVLE206        | CMOS RF Circuit Design             |
|                      | MVLE207        | Communication Buses and Interfaces |
| Drogram Flooting IV  | MVLE208        | Network Security and Cryptography  |
| Program Elecuve-1v   | MVLE209        | VLSI signal Processing             |
|                      | <b>MVLE210</b> | ASIC's & FPGA                      |

|                      | AUD01A | English for Research Paper Writing   |
|----------------------|--------|--------------------------------------|
|                      | AUD02A | Disaster Management                  |
|                      | AUD03A | Sanskrit for Technical Knowledge     |
| AUD 2                | AUD04A | Value Education                      |
| (Audit 2 should be   | AUD05A | Constitution of India                |
| different from audit | AUD06A | Pedagogy Studies                     |
| 1)                   | AUD07A | Stress Management by Yoga            |
|                      | AUD08A | Personality Development through Life |
|                      |        | Enlightenment Skills.                |
|                      | AUD09A | Swami Vivekananda's thoughts         |

# Semester III M. Tech. (VLSI Design)

| Sr.<br>No. | Category | Course<br>Code | Course Title Hours<br>per week |        | Credits | Session<br>al | Final<br>Marks | Total |     |     |
|------------|----------|----------------|--------------------------------|--------|---------|---------------|----------------|-------|-----|-----|
|            |          |                |                                | I      |         |               |                | Marks |     |     |
|            |          |                |                                | L      | Т       | Р             |                |       |     |     |
| 1          | PEC      |                | Program Specific               | 3      | 0       | 0             | 3              | 25    | 75  | 100 |
|            |          |                | Elective-V                     |        |         |               |                |       |     |     |
| 2          | OEC      |                | Open Elective                  | 3      | 0       | 0             | 3              | 25    | 75  | 100 |
| 3          | PCC      | MVL351         | Dissertation Phase – I         | 0      | 0       | 20            | 10             | 100   | 200 | 300 |
|            |          |                | T                              | otal ( | Cre     | dits          | 16             | 150   | 350 | 500 |

|                    | Course Code | Old Code/       | Course Title                            |
|--------------------|-------------|-----------------|-----------------------------------------|
|                    |             | Subject name    |                                         |
|                    | MVLE301     |                 | Communication Networks                  |
|                    | MVLE302     |                 | Selected Topics in Mathematics          |
| Program Elective-V | MVLE303     |                 | Nano materials and nano technology      |
|                    | MVLE304     |                 | VLSI Interconnect                       |
|                    | MVLE305     |                 | IOT and Applications                    |
|                    | OEC-101A    | MECO-301        | Business Analytics                      |
|                    | OEC-102A    | MECO-302        | Industrial Safety                       |
| Onen Elective      | OEC-103A    | MECO-303        | Operations Research                     |
| Open Elective      | OEC-104A    | <b>MECO-304</b> | Cost Management of Engineering Projects |
|                    | OEC-105A    | MECO-305        | Composite Materials                     |
|                    | OEC-106A    | MECO-306        | Waste to Energy                         |

# Semester IV M. Tech. (VLSI Design)

| Sr.<br>No. | Category | Course<br>Code | Course Title            | Hours<br>per week    |   |    | Credits | Session<br>al<br>Marks | Final<br>Marks | Total |
|------------|----------|----------------|-------------------------|----------------------|---|----|---------|------------------------|----------------|-------|
|            |          |                |                         | L                    | Т | Р  |         |                        |                |       |
| 1          | PCC      | MVL401         | Dissertation Phase – II | 0                    | 0 | 32 | 16      | 200                    | 300            | 500   |
|            |          |                | r                       | <b>Fotal Credits</b> |   |    | 16      | 200                    | 300            | 500   |

# **RTL Simulation and Synthesis with PLDs**

#### **MVL 101** L T P CR

300 3

# **Course Objectives:**

- To learn the basis of RTL programming.
- To learn the design entry by verilog & VHDL.
- To learn the basis of ASIC, FPGA and SOC.

To introduce the different design techniques of low power, RTL source code and soft IP.

# **Syllabus Contents**

**Unit1:** Introduction to HDLs, Top down approach to design, Design of FSMs (Synchronous and asynchronous), Static Timing analysis, Meta-stability, Clock issues, Need and design strategies for multi-clock domain designs.

Unit 2: Design entry by Verilog/ VHDL/ FSM, Introduction to Verilog AMS.

- **Unit 3:** Programmable Logic Devices, Introduction to ASIC Design Flow, FPGA, SoC, Floor planning, Placement, Clock tree synthesis, Routing, Physical verification, Power analysis, ESD protection.
- Unit 4: Design for performance, Low power VLSI design techniques. Design for testability.
- **Unit 5:** IP and Prototyping: IP in various forms: RTL Source code, Encrypted Source code, Soft IP, Netlist, Physical IP, Use of external hard IP during prototyping
- Unit 6: Case studies and Speed issues.

# **Course Outcomes:**

At the end of the course, students will demonstrate the ability to:

- Understand the basics of RTL programming.
- Design entries by using VHDL/ Verilog.
- Understand basics of ASIC, FPGA & SOL.

Understand different design techniques for law power RTL codes and soft IP.

# **References:**

- Richard S. Sandige, "Modern Digital Design", MGH, International Editions.
- Donald D Givone, "Digital principles and Design", TMH
- Charles Roth, Jr. and Lizy K John, "Digital System Design using VHDL", Cengage Learning.
- Samir Palnitkar, "Verilog HDL, a guide to digital design and synthesis", Prentice Hall.
- Doug Amos, Austin Lesea, Rene Richter, "FPGA based prototyping methodology
- manual", Xilinx
- Bob Zeidman, "Designing with FPGAs & CPLDs", CMP Books

# Microcontrollers and Programmable Digital Signal Processors

Theory 75

Class Work 25

Total 100

Duration of Exam 3 Hrs.

#### **Course Objectives:**

- To know programming model of ARM and learn instructions of ARM.
- To learn about interrupt, timer, memory and peripherals of ARM.
- To know about DSP architecture and learn programming.
- To learn application development of DSP.

#### **Syllabus Contents:**

- Unit 1: ARM Cortex-M3 processor: Applications, Programming model Registers, Operation modes, Exceptions and Interrupts, Reset Sequence Instruction Set, Unified Assembler Language, Memory Maps, Memory Access Attributes, Permissions, Bit-Band Operations, Unaligned and Exclusive Transfers. Pipeline, Bus Interfaces
- **Unit 2:**Exceptions, Types, Priority, Vector Tables, Interrupt Inputs and Pending behaviour, Fault Exceptions, Supervisor and Pendable Service Call, Nested Vectored Interrupt Controller, Basic Configuration, SYSTICK Timer, Interrupt Sequences, Exits, Tail Chaining, Interrupt Latency.
- **Unit 3:**LPC 17xx microcontroller- Internal memory, GPIOs, Timers, ADC, UART and other serial interfaces, PWM, RTC, WDT
- **Unit 4:** Programmable DSP (P-DSP) Processors: Harvard architecture, Multi port memory, architectural structure of P-DSP- MAC unit, Barrel shifters, Introduction to TI DSP processor family
- **Unit 5:**VLIW architecture and TMS320C6000 series, architecture study, data paths, cross paths, Introduction to Instruction level architecture of C6000 family, Assembly Instructions memory addressing, for arithmetic, logical operations
- **Unit 6:**Code Composer Studio for application development for digital signal processing, On chip peripherals, Processor benchmarking

#### **References:**

1. Joseph Yiu, "The definitive guide to ARM Cortex-M3", Elsevier, 2nd Edition

2. Venkatramani B. and Bhaskar M. "Digital Signal Processors: Architecture, Programming

and Applications", TMH, 2nd Edition

3. Sloss Andrew N, Symes Dominic, Wright Chris, "ARM System Developer's Guide:

Designing and Optimizing", Morgan Kaufman Publication

4. Steve furber, "ARM System-on-Chip Architecture", Pearson Education

5. Frank Vahid and Tony Givargis, "Embedded System Design", Wiley

6. Technical references and user manuals on www.arm.com, NXP Semiconductor www.nxp.com and Texas Instruments www.ti.com

# Course outcome:

At the end of this course, students will be able to

- Compare and select ARM processor core based SoC with several features/peripherals
- based on requirements of embedded applications.
  - Identify and characterize architecture of Programmable DSP Processors

• Develop small applications by utilizing the ARM processor core and DSP processor based platform.

# MVL102

LTP CR 300 3

## Physical Design Automation

MVLE103 L T P CR 3 0 0 3

Theory 75 Class Work 25 Total 100 Juration of Exam 3 Hrs

Duration of Exam 3 Hrs.

# **Course Objectives:**

- To introduce the physical design issues for VLSI automation.
- To familiarize performance issues of VLSI circuits, various delay models & its estimation.
- To introduce the placement & routing algorithms.

To familiarize the concept of field programmable gate arrays, its design flow & its applications in various areas.

# **Syllabus Contents:**

Unit 1:Introduction to VLSI Physical Design Automation.

Unit 2:Standard cell, Performance issues in circuit layout, delay models Layout styles.

**Unit 3:**Discrete methods in global placement.

Unit 4: Timing-driven placement. Global Routing Via Minimization.

Unit 5: Over the Cell Routing - Single layer and two-layer routing, Clock and Power Routing.

Unit 6: Compaction, algorithms, Physical Design Automation of FPGAs.

# **References:**

- William Stallings, "Cryptography and Network Security, Principles and Practices", Pearson Education, 3rd Edition.
- Charlie Kaufman, Radia Perlman and Mike Speciner, "Network Security, Private Communication in a Public World", Prentice Hall, 2nd Edition
- Christopher M. King, ErtemOsmanoglu, Curtis Dalton, "Security Architecture, Design Deployment and Operations", RSA Pres,
- Stephen Northcutt, LenyZeltser, Scott Winters, Karen Kent, and Ronald W. Ritchey, "Inside Network Perimeter Security", Pearson Education, 2nd Edition
- Richard Bejtlich, "The Practice of Network Security Monitoring: Understanding Incident Detection and Response", William Pollock Publisher, 2013.

# **Course Outcomes:**

- Study automation process for VLSI System design.
- Understanding of fundamentals for various physical design CAD tools.
- Develop and enhance the existing algorithms and computational techniques for physical design process of VLSI systems.

#### **MVLE104**

LTP CR 300 3

# Programming Languages for Embedded Software

#### Theory 75

Class Work 25

Total 100

Duration of Exam 3 Hrs.

#### **Course Objectives:**

- 1. To introduce about the 'C' programming language for handling different hardwares.
- 2. To introduce about the OOP language.
- 3. To introduce about the CPP programming language for controlling hardware.
- 4. To introduce about the language scripting for handling data pattern.

# Syllabus Contents

Unit 1:Embedded 'C' Programming

- Bitwise operations, Dynamic memory allocation, OS services
- Linked stack and queue, Sparse matrices, Binary tree
- Interrupt handling in C, Code optimization issues
- Writing LCD drives, LED drivers, Drivers for serial port communication
- Embedded Software Development Cycle and Methods (Waterfall, Agile)
- **Unit 2:**Object Oriented Programming Introduction to procedural, modular, object-oriented and generic programming techniques, Limitations of procedural programming, objects, classes, data members, methods, data encapsulation, data abstraction and information hiding, inheritance, polymorphism
- **Unit 3:** CPP Programming: 'cin', 'cout', formatting and I/O manipulators, new and delete operators, Defining a class, data members and methods, 'this' pointer, constructors, destructors, friend function, dynamic memory allocation
- **Unit 4:**Overloading and Inheritance: Need of operator overloading, overloading the assignment, overloading using friends, type conversions, single inheritance, base and derived classes, friend classes, types of inheritance, hybrid inheritance, multiple inheritance, virtual base class, polymorphism, virtual functions,
- **Unit 5:**Templates: Function template and class template, member function templates and template arguments, Exception Handling: syntax for exception handling code: try-catch- throw, Multiple Exceptions.
- **Unit 6:**Scripting Languages Overview of Scripting Languages PERL, CGI, VB Script, Java Script. PERL: Operators, Statements Pattern Matching etc. Data Structures, Modules, Objects, Tied Variables, Inter process Communication Threads, Compilation & Line Interfacing.

#### **References:**

- Michael J. Pont, "Embedded C", Pearson Education, 2nd Edition, 2008
- Randal L. Schwartz, "Learning Perl", O'Reilly Publications, 6th Edition 2011
- A. Michael Berman, "Data structures via C++", Oxford University Press, 2002
- Robert Sedgewick, "Algorithms in C++", Addison Wesley Publishing Company, 1999
- Abraham Silberschatz, Peter B, Greg Gagne, "Operating System Concepts", John Willey & Sons, 2005

#### Course outcome:

- Write an embedded C application of moderate complexity.
- Develop and analyze algorithms in C++.
- Differentiate interpreted languages from compiled languages.

# **Digital Signal and Image Processing**

MVLE105 L T P CR 3 0 0 3

Theory 75

Class Work 25

Total 100

Duration of Exam 3 Hrs.

#### **Course Objectives:**

- To introduce/review discrete time signals & systems.
- To explain FIR & IIR with design of structure.
- To introduce the design & implement filters using fixed point arithmetic.
- To introduce the image acquisition.

To introduce color image processing

# **Syllabus Contents:**

- **Unit 1:**Review of Discrete Time signals and systems, Characterization in time and Z and Fourier domain, Fast Fourier Transform algorithms – In-place computations, Butterfly computations, bit reversal's.
- **Unit 2:**Digital Filter design: FIR Windowing and Frequency Sampling, IIR Impulse invariance, bilinear Transformation.
- Unit 3: Fixed point implementation of filters challenges and techniques.
- Unit 4:Digital Image Acquisition, Enhancement, Restoration. Digital Image Coding and Compression JPEG and JPEG 2000.

Unit 5: Color Image processing – Handling multiple planes, computational challenges.

Unit 6:VLSI architectures for implementation of Image Processing algorithms, Pipelining

#### **References:**

- J.G. Proakis, Manolakis "Digital Signal Processing", Pearson, 4th Edition
- Gonzalez and Woods, "Digital Image Processing", PHI, 3rd Edition
- S. K. Mitra. "Digital Signal Processing A Computer based Approach", TMH, 3rd Edition, 2006
- A. K. Jain, "Fundamentals of Digital Image Processing", Prentice Hall
- KeshabParhi, "VLSI Digital Signal Processing Systems Design and Implementation", Wiley India

# **Course Outcomes:**

- Analyze discrete-time signals and systems in various domains
- Design and implement filters using fixed point arithmetic targeted for embedded platforms
- Compare algorithmic and computational complexities in processing and coding digital images.

#### VLSI Technology with MEMS Application

Theory 75 Class Work 25

Total 100

Duration of Exam 3 Hrs.

#### exam 5 Hi

# **Course Objectives:**

- 1. To introduce the students about the concept of molecular reorganization, fundamentals of surfaces and interfaces
- 2. To introduce the students about the principles of different types of materials
- 3. To introduce the students about the concept of MEMS design, and fabrication technology

To introduce the students about the different types of MEMS and its applications

#### **Syllabus Contents:**

- **Unit 1: Crystal growth:** Wafer preparation, Processing considerations, Chemical cleaning, Getting the thermal stress factors etc. Epitaxy: Vapors phase epitaxy basic transport processes & reaction kinetics, Doping & Auto doping, equipments, & Safety considerations, Buried layers, Epitaxial defects, Molecular beam epitaxy, Equipment used, Film characteristics, SOI structure.
- **Unit 2: Oxidation:** Growth mechanism & kinetics, Silicon oxidation model, Interface considerations, Orientation dependence of oxidation rates thin oxides, Oxides, Oxidation technique & systems dry & wet oxidation., Masking properties of SiO2.
- **Unit 3: Diffusion:** Diffusion from a chemical source in vapor form at high temperature, Diffusion from doped oxide source, Diffusion from an ion implanted layer.
- Unit 4: Lithography:Optical lithography, Optical resists, Contact & proximity printing, Projection printing, Electron lithography, resists, Mask generation, Electron optics, Roster scans & vector scans, Variable beam shape, X-ray lithography, Resists & printing, X-ray sources &masks, Ion lithography. Unit 5: Etching: Reactive plasma etching, AC & DC plasma excitation, Plasma properties, Chemistry & surface interactions, Feature size control & apostrophic etching, Ion enhanced & induced etching, Properties of etch processing. Reactive ion beam etching, Specific etches processes, poly/polycide, Trench etching.
- **Unit 6: Simulation & Analytical Techniques:** Introduction to process modelling, SUPREM. Reliability issues in VLSI technology, Geometrical manipulations, A novel measurement technique for 2D implanted ion distributions, Introduction to partial differential equation solver, The merged multi grid method, Modeling & simulation of isothermal, Non isothermal and hydrodynamic devices.
- Unit 7: MEMS Introduction and Historical Background, Scaling Effects. Micro/Nano Sensors, Actuators and Systems overview: Case studies. Review of Basic MEMS fabrication modules: Oxidation, Deposition Techniques, Lithography (LIGA), and Etching. Micromachining: Surface Micromachining, sacrificial layer processes, Stiction; Bulk Micromachining, Isotropic Etching and Anisotropic Etching, Wafer Bonding. Mechanics of solids in MEMS/NEMS: Stresses, Strain, Hookes's law, Poisson effect, Linear Thermal Expansion, Bending; Energy methods, Overview of Finite Element Method, Modeling of Coupled Electromechanical Systems.
- **Unit 8: MEMS types and their applications:** Mechanical MEMS Strain and pressure sensors, Accelerometers etc., Electromagnetic MEMS Micromotors, Wireless and GPS MEMS etc Magnetic MEMS all effect sensors, SQUID magnetometers, Optical MEMS Micromachined fiber optic component, Optical sensors, Thermal MEMS thermo-mechanical and thermo-electrical actuators, Peltier heat pumps.

# **Course Outcome**

The students are able to:

- 1. Understand the basic physics of semiconductor devices and the basics theory of PN junction.
- 2. Understand the basic theory of MOS transistors.
- 3. Understand the basic steps of fabrication.
- 4. Learn the basics theory of Crystal Growth and Wafer Preparation.
- 5. Study the Epitaxy, Diffusion, Oxidation, Lithography and Etching.

6. Understand the basic theory of Nano-Fabrication.

# **Text/Reference Book:**

- G. K. Ananthasuresh, K. J. Vinoy, S. Gopalkrishnan K. N. Bhat, V. K. Aatre, Micro and Smart Systems, Wiley India, 2012.
- S. E.Lyshevski, Nano-and Micro-Electromechanical systems: Fundamentals of Nano-and Microengineering (Vol. 8). CRC press, (2005).
- S. D. Senturia, Microsystem Design, Kluwer Academic Publishers, 2001.
- M. Madou, Fundamentals of Microfabrication, CRC Press, 1997.
- G. Kovacs, Micromachined Transducers Sourcebook, McGraw-Hill, Boston, 1998.
- M.H. Bao, Micromechanical Transducers: Pressure sensors, accelerometers, and Gyroscopes, Elsevier, New York, 2000

Course Outcomes: At the end of the course the students will be able to

- 1. Appreciate the underlying working principles of MEMS and NEMS devices.
- 2. Design and model MEM devices.
- 3. Explain the concept of molecular reorganization, fundamentals of surfaces and interfaces
- 4. Explain the different types of MEMS and its applications

MVLE107 L T P CR 3 0 0 3

#### **Parallel Processing**

Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

#### **Course Objectives:**

- To learn the concept of parallel processing and implementation of pipelining.
- To introduce upcoming VLIW processor with case study of protocol applications.
- To introduce multithreaded architecture and discuss various issues & performance protocols.
- To familiarize with operating systems for multiprocessor system

#### **Syllabus Contents:**

Unit 1: Overview of Parallel Processing and Pipelining, Performance analysis, Scalability

- **Unit 2:**Principles and implementation of Pipelining, Classification of pipelining processors, Advanced pipelining techniques, Software pipelining
- **Unit 3:** VLIW processors Case study: Superscalar Architecture- Pentium, Intel Itanium Processor, Ultra SPARC MIPS on FPGA, Vector and Array Processor, FFT Multiprocessor Architecture
- Unit 4:Multithreaded Architecture, Multithreaded processors, Latency hiding techniques, Principles of multithreading, Issues and solutions
- Unit 5:Parallel Programming Techniques: Message passing program development, Synchronous and asynchronous message passing, Shared Memory Programming, Data Parallel Programming, Parallel Software Issues
- Unit 6:Operating systems for multiprocessors systems Customizing applications on parallel processing platforms

#### **References:**

- Kai Hwang, Faye A. Briggs, "Computer Architecture and Parallel Processing", MGH International Edition
- Kai Hwang, "Advanced Computer Architecture", TMH
- V. Rajaraman, L. Sivaram Murthy, "Parallel Computers", PHI.
- William Stallings, "Computer Organization and Architecture, Designing for performance" Prentice Hall, Sixth edition
- Kai Hwang, Zhiwei Xu, "Scalable Parallel Computing", MGH
- David Harris and Sarah Harris, "Digital Design and Computer Architecture", Morgan Kaufmann.

#### **Course outcome:**

- Identify limitations of different architectures of computer
- Analysis quantitatively the performance parameters for different architectures
- Investigate issues related to compilers and instruction set based on type of architectures.
- Understand processing issues of operating systems for multiprocessor system.

# MVLE108

LTP CR 300 3

# System Design with Embedded Linux

Theory 75

Class Work 25

Total 100

Duration of Exam 3 Hrs.

# **Course Objectives:**

- To introduce the students about Embedded Linux and Embedded Linux architecture.
- To introduce the students about embedded storage & devices.
- To introduce the students about real time Linux.
- To introduce the students about Embedded graphics

# **Syllabus Contents:**

Unit 1: Embedded Linux Vs Desktop Linux, Embedded Linux Distributions

- Unit 2: Embedded Linux Architecture, Kernel Architecture HAL, Memory manager, Scheduler, File System, I/O and Networking subsystem, IPC, User space, Start-up sequence
- **Unit 3:** Board Support Package Embedded Storage: MTD, Architecture, Drivers, Embedded File System Embedded Drivers: Serial, Ethernet, I2C, USB, Timer, Kernel Modules
- Unit 4: Porting Applications Real-Time Linux: Linux and Real time, Programming, Hard Realtime Linux

Unit 5: Building and Debugging: Kernel, Root file system, Embedded Graphics

Unit 6: Case study of uC linux

# **References:**

- Karim Yaghmour, "Building Embededd Linux Systems", O'Reilly & Associates
- P Raghvan, Amol Lad, SriramNeelakandan, "Embedded Linux System Design and Development", Auerbach Publications
- Christopher Hallinan, "Embedded Linux Primer: A Practical Real World Approach", Prentice Hall, 2nd Edition, 2010.
- Derek Molloy, "Exploring BeagleBone: Tools and Techniques for Building with Embedded Linux", Wiley, 1st Edition, 2014.

# **Course outcome:**

- Familiarity of the embedded Linux development model.
- Write, debug, and profile applications and drivers in embedded Linux.
- Understand and create Linux BSP for a hardware platform

# **CAD of Digital System**

#### **MVLE109** L T P CR 3 0 0 3

Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

## **Course Objectives:**

- To introduce different VLSI design methodologies.
- To introduce VLSI automation tools.
- To learn the basics of general purpose methods for optimization.
- To learn the concept of simulation & synthesis and implementation of simple circuits using RTL.

#### **Syllabus Contents:**

- **Unit 1:**Introduction to VLSI Methodologies Design and Fabrication of VLSI Devices, Fabrication Process and its impact on Design.
- **Unit 2:** VLSI design automation tools Data structures and basic algorithms, graph theory and computational complexity, tractable and intractable problems.
- **Unit 3:**General purpose methods for combinational optimization partitioning, floor planning and pin assignment, placement, routing.

Unit 4:Simulation – logic synthesis, verification, high level Synthesis.

**Unit 5 :**MCMS-VHDL-Verilog-implementation of simple circuits using VHDL

#### **References:**

- N.A. Sherwani, "Algorithms for VLSI Physical Design Automation".
- S.H. Gerez, "Algorithms for VLSI Design Automation.

#### **Course outcome:**

- Understand the different VLSI design methodologies.
- Understand different VLSI automation tools.
- Understand the basics of general method of alternation.
- Understand the concept of simulation and synthesis and implementation of simple circuit using RTL.

#### **MVLE110** L T P CR 3 0 0 3

#### **Device Modeling for Circuit Simulation**

Theory 75

Class Work 25

Total 100

Duration of Exam 3 Hrs.

#### **Course Objectives:**

- To introduce about the basics of spice.
- To introduce about the modeling fundamental of semiconductor devices and circuits.
- To introduce about the various MOS models 1,2, Higher BSIM version.
- To Introduce about the advanced MOS Fabrication technologies.

#### **Syllabus Contents:**

- **Unit 1. Introduction to SPICE & MOS Fundamentals:** Principle of circuit simulation and its objectives, AC, DC, Transient, Noise, Temperature etc analysis. MOS Threshold, transconductance with or without body bias Modeling & simulation, CMOS Inverters DC & AC Analysis, Pseudo-NMOS Inverters, Sizing inverters
- **Unit 2. Fabrication Simulation & Static Characterization**: Introduction, IC Fabrication Technology: Overview of IC Fabrication Process, IC Photolithographic Process, Modeling the MOS Transistor for Circuit Simulations: MOS Models in SPICE, SPICE MOS LEVEL I Device Model with extraction of Parameters, Power Dissipation in CMOS Gates: Dynamic Power, Static Power, and Complete Power equation.
- **Unit 3. MOSFETS Modeling in Deep Sub-Micron:** Introduction, Voltage Transfer Characteristics, Noise Margin Definitions for Single and Multiple source, NMOS transistors as Load Device: Saturated Enhancement Load, Linear Enhancement Load, BSIM3 Model: Binning Process in BSIM3, Short Channel Threshold Voltage, Mobility Model, Linear and saturation regions, sub-threshold current, Capacitance Model, Modeling Using Pass Transistor, CMOS Transmission Gate Logic.
- Unit 4. Modeling of High Speed CMOS Design: Introduction, Switching time Analysis: Gate Sizing-Velocity saturation effects, Fanout Gate capacitance, Self- Capacitance calculations, Wire capacitance, Improving Delay Calculation with input slope, Gate sizing for Optimal Path Delay: Optimal Delay Problem, Inverter Chain Delay Optimization-FO4 Delay, Optimizing Paths with NANDs and NORs, Optimizing Paths with Logical Efforts: Derivation of Logical Effort, Understanding Logical Efforts, Branching Effort and Sideloads
- Unit 5. Advanced MOS Technologies: Design and Manufacturing of Printed Electronics on Flexible substrate.

#### **References:**

1. Sedra and Smith, SPICE.

- 2. H.M. Rashid, Introduction to PSPICE, PHI.
- 3. B.G. Streetman & S. Baneerjee, Solid State Electronic Devices, PHI.
- 4. R. Raghuram, Computer Simulation of Electronic Circuits, Wiley Eastern Ltd.

5. Bar Lev, Basic Electronics

#### **Course outcome:**

- Understand the basics of spice modeling.
- Understand the modeling & simulation of different MOS devices & circuits.
- Understand the analytical & simulation of different MOS performance parameter at DSM nodes.
- Understand the design challenges & fabrication issues in semiconductor technology.

#### **MVL151** L T P CR 0 0 4 3

# **RTL Simulation and Synthesis with PLDs Lab**

INT. 15

EXT. 35

Total 50

Duration of Exam 3 Hrs.

# List of Experiments:

- 1. Verilog implementation of basic digital gates.
- 2. Verilog implementation of 8:1 Mux/Demux.
- 3. Verilog implementation of Full Adder.
- 4. Verilog implementation of 8-bit Magnitude comparator.
- 5. Verilog implementation of Encoder/decoder.
- 6. Verilog implementation of Priority encoder.
- 7. Verilog implementation of Flip Flops.
- 8. Verilog implementation of 4-bit Shift registers (SISO, SIPO, PISO, bidirectional).
- 9. Verilog implementation of 3-bit Synchronous Counters.
- 10. Verilog implementation of Binary to Gray converter.
- 11. Verilog implementation of Parity generator.
- 12. Sequence generator/detectors, Synchronous FSM Mealy and Moore machines.
- 13. Vending machines Traffic Light controller, ATM, elevator control.
- 14. PCI Bus & arbiter and downloading on FPGA.
- 15. UART/ USART implementation in Verilog.
- 16. Realization of single port SRAM in Verilog.
- 17. Verilog implementation of Arithmetic circuits like serial adder/ subtractor, parallel adder/subtractor, serial/parallel multiplier.
- 18. Discrete Fourier transform/Fast Fourier Transform algorithm in Verilog.

#### **Course outcome:**

At the end of the laboratory work, students will be able to:

- Identify, formulate, solve and implement problems in signal processing, communication systems etc using RTL design tools.
- Use EDA tools like Cadence, Mentor Graphics and Xilinx.

MVL152 Microcontrollers and Programmable Digital Signal Processors Lab

L T P CR 0 0 4 3

- INT. 15
- EXT. 35

Total 50

Duration of Exam 3 Hrs.

# List of Assignments:

Part A) Experiments to be carried out on Cortex-M3 development boards and using GNU tool chain

- 1. Blink an LED with software delay, delay generated using the SysTick timer.
- 2. System clock real time alteration using the PLL modules.
- 3. Control intensity of an LED using PWM implemented in software and hardware.
- 4. Control an LED using switch by polling method, by interrupt method and flash the LED once every five switch presses.
- 5. UART Echo Test.
- 6. Take analog readings on rotation of rotary potentiometer connected to an ADC channel.
- 7. Temperature indication on an RGB LED.
- 8. Mimic light intensity sensed by the light sensor by varying the blinking rate of an LED.
- 9. Evaluate the various sleep modes by putting core in sleep and deep sleep modes.
- 10. System reset using watchdog timer in case something goes wrong.
- 11. Sample sound using a microphone and display sound levels on LEDs.

**Part B**) Experiments to be carried out on DSP C6713 evaluation kits and using Code Composer Studio (CCS)

- 1. To develop an assembly code and C code to compute Euclidian distance between any two points
- 2. To develop assembly code and study the impact of parallel, serial and mixed execution
- 3. To develop assembly and C code for implementation of convolution operation
- 4. To design and implement filters in C to enhance the features of given input sequence/signal

# **Course Outcomes:**

At the end of the laboratory work, students will be able to:

- Install, configure and utilize tool sets for developing applications based on ARM processor core SoC and DSP processor.
- Develop prototype codes using commonly available on and off chip peripherals on the Cortex M3 and DSP development boards.

# **Research Methodology and IPR**

**RMI101** L T P CR 3 0 0 3

Theory 75

Class Work 25

Total 100

Duration of Exam 3 Hrs.

# **Course Objectives:**

- To formulate research problem and identify errors in research problem.
- To learn approaches for effective literature survey.
- To prepare presentation and research proposal.
- To learn about IPR, software, case studies regarding patent

# Syllabus Contents:

- **Unit 1:** Meaning of research problem, Sources of research problem, Criteria Characteristics of a good research problem, Errors in selecting a research problem, Scope and objectives of research problem. Approaches of investigation of solutions for research problem, data collection, analysis, interpretation, Necessary instrumentations
- Unit 2: Effective literature studies approaches, analysis Plagiarism, Research ethics,
- **Unit 3:** Effective technical writing, how to write report, Paper Developing a Research Proposal, Format of research proposal, a presentation and assessment by a review committee
- **Unit 4:** Nature of Intellectual Property: Patents, Designs, Trade and Copyright. Process of Patenting and Development: technological research, innovation, patenting, development. International Scenario: International cooperation on Intellectual Property. Procedure for grants of patents, Patenting under PCT.
- **Unit 5:** Patent Rights: Scope of Patent Rights. Licensing and transfer of technology. Patent information and databases. Geographical Indications.
- Unit 6: New Developments in IPR: Administration of Patent System. New developments in IPR; IPR of Biological Systems, Computer Software etc. Traditional knowledge Case Studies, IPR and IITs.

# **References:**

- Stuart Melville and Wayne Goddard, "Research methodology: an introduction for science & engineering students"
- Wayne Goddard and Stuart Melville, "Research Methodology: An Introduction"
- Ranjit Kumar, 2nd Edition, "Research Methodology: A Step by Step Guide for beginners"
- Halbert, "Resisting Intellectual Property", Taylor & Francis Ltd ,2007.
- Mayall, "Industrial Design", McGraw Hill, 1992.
- Niebel, "Product Design", McGraw Hill, 1974.
- Asimov, "Introduction to Design", Prentice Hall, 1962.
- Robert P. Merges, Peter S. Menell, Mark A. Lemley, "Intellectual Property in New Technological Age", 2016.
- T. Ramappa, "Intellectual Property Rights Under WTO", S. Chand, 2008

# Course outcome:

- Understand research problem formulation.
- Analyze research related information
- Follow research ethics
- Understand that today's world is controlled by Computer, Information Technology, but tomorrow world will be ruled by ideas, concept, and creativity.
- Understanding that when IPR would take such important place in growth of individuals & nation, it is needless to emphasis the need of information about Intellectual Property Right to be promoted among students in general & engineering in particular.
- Understand that IPR protection provides an incentive to inventors for further research work and investment in R & D, which leads to creation of new and better products, and in turn brings about, economic growth and social benefits.

MVL201 L T P CR 3 0 0 3

Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

# **Course Objectives:**

- To introduce the basic concepts of digital CMOS design & optimization of various design parameters.
- To familiarize the physical design algorithms for VLSI design.
- To introduce short channel effects, FINEET and metal gate technology.
- To familiarize differential amplifiers with various MOS loads & use of operational amplifiers in analog design.

#### Syllabus Contents:

Technology Scaling and Road map, Scaling issues, Standard 4 mask NMOS Fabrication process

#### **Digital CMOS Design:**

- **Unit 1:**Review: Basic MOS structure and its static behavior, Quality metrics of a digital design: Cost, Functionality, Robustness, Power, and Delay, Stick diagram and Layout, Wire delay models. Inverter: Static CMOS inverter, Switching threshold and noise margin concepts and their evaluation, Dynamic behavior, Power consumption.
- **Unit 2:**Physical design flow: Floor planning, Placement, Routing, CTS, Power analysis and IR drop estimation-static and dynamic, ESD protection-human body model, Machine model. Combinational logic: Static CMOS design, Dynamic logic, Speed and power dissipation in dynamic logic, Cascading dynamic gates,
- **Unit 3:**Sequential logic: Static latches and registers, Bi-stability principle, MUX based latches, Static SR flip-flops, Master-slave edge-triggered register, Dynamic latches and registers, Concept of pipelining, Pulse registers, Non-bistable sequential circuit. Advanced technologies: Giga-scale dilemma, Short channel effects, High–k, Metal Gate technology, FinFET, TFET etc.

#### Analog CMOS Design:

- **Unit 4:**Single Stage Amplifier: CS stage with resistance load, Divide connected load, Current source load, Triode load, CS stage with source degeneration, Source follower, Common gate stage, Cascade stage, Choice of device models. Differential Amplifiers: Basic difference pair, Common mode response, Differential pair with MOS loads, Gilbert cell.
- **Unit 5:**Passive and active current mirrors: Basic current mirrors, Cascade mirrors, Active current mirrors. Frequency response of CS stage: Source follower, Common gate stage, Cascade stage and difference pair, Noise
- **Unit 6:**Operational amplifiers: One stage OPAMP, Two stage OPAMP, Gain boosting, Common mode feedback, Slew rate, PSRR, Compensation of 2 stage OPAMP, Other compensation techniques.

#### **Course Outcomes:**

At the end of the course, students will be able to:

- Analyze, design, optimize and simulate analog and digital circuits using CMOS constrained by the design metrics.
- Connect the individual gates to form the building blocks of a system.
- Use EDA tools like Cadence, Mentor Graphics and other open source software tools like Ngspice.

#### **References:**

- J P Rabaey, A P Chandrakasan, B Nikolic, "Digital Integrated circuits: A design perspective", Prentice Hall electronics and VLSI series, 2nd Edition.
- Baker, Li, Boyce, "CMOS Circuit Design, Layout, and Simulation", Wiley, 2nd Edition.
- Behzad Razavi, "Design of Analog CMOS Integrated Circuits", TMH, 2007.

- Phillip E. Allen and Douglas R. Holberg, "CMOS Analog Circuit Design", Oxford, 3<sup>rd</sup> Edition.
- R J Baker, "CMOS circuit Design, Layout and Simulation", IEEE Inc., 2008.
- Kang, S. and Leblebici, Y., "CMOS Digital Integrated Circuits, Analysis and Design", TMH, 3rdEdition.
- Pucknell, D.A. and Eshraghian, K., "Basic VLSI Design", PHI, 3rd Edition..

MVL202VLSI Design Verification and TestingL T PCR3 0 03

#### **Course Objectives:**

- To introduce the concept of testbench functionality & various types of testbench.
- To familiarize the various data types & use of data types in hardware description languages to develop digital system.
- To introduce the subprograms: functions & procedures, use of subprograms in VLSI Testing.
- To familiarize the system verilog, basic OOP, object creation & utilization and randomization in system verilog.

#### **Syllabus Contents:**

- **Unit 1:**Verification guidelines: Verification Process, Basic Testbench functionality, directed testing, Methodology basics, Constrained-Random stimulus, Functional coverage, Testbench components, Layered testbench, Building layered testbench, Simulation environment phases, Maximum code reuse, Testbench performance.
- **Unit 2:**Data types: Built-in data types, Fixed-size arrays, Dynamic arrays, Queues, Associative arrays, Linked lists, Array methods, Choosing a storage type, Creating new types with typedef, Creating user-defined structures, Type conversion, Enumerated types, Constants strings, Expression width.
- **Unit 3:**Procedural statements and routines: Procedural statements, tasks, functions and void functions, Routine arguments, Returning from a routine, Local data storage, Time values Connecting the testbench and design: Separating the testbench and design, Interface constructs, Stimulus timing, Interface driving and sampling, Connecting it all together, Top-level scope Program – Module interactions.
- **Unit 4:** SystemVerilog Assertions: Basic OOP: Introduction, think of nouns, Not verbs, your first class, where to define a class, OOP terminology, Creating new objects, Object de-allocation, Using objects, Static variables vs. Global variables, Class methods, Defining methods outside of the class, Scoping rules, Using one class inside another, Understanding dynamic objects, Copying objects, Public vs. Local, Straying off course building a testbench.
- **Unit 5:**Randomization: Introduction, What to randomize, Randomization in SystemVerilog, Constraint details solution probabilities, Controlling multiple constraint blocks, Valid constraints, In-line constraints, The pre\_randomize and post\_randomize functions,
- **Unit 6:**Random number functions, Constraints tips and techniques, Common randomization problems, Iterative and array constraints, Atomic stimulus generation vs. Scenario generation, Random control, Random number generators, Random device configuration.

#### **References:**

- Chris Spears, "System Verilog for Verification", Springer, 2nd Edition
- M. Bushnell and V. D. Agrawal, "Essentials of Electronic Testing for Digital, Memory and Mixed-Signal VLSI Circuits", Kluwer Academic Publishers
- IEEE 1800-2009 standard (IEEE Standard for SystemVerilog— Unified Hardware Design, Specification, and Verification Language).
- System Verilog website www.systemverilog.org http://www.sunburstdesign.com/papers/CummingsSNUG2006Boston\_SystemVerilog Events.pdf
- General reuse information and resources www.design-reuse.com
- OVM, UVM(on top of SV) www.verificationacademy.com
- Verification IP resources http://www.cadence.com/products/fv/verification\_ip/pages/default.aspx
  http://www.cadence.com/products/fv/verification\_ip/pages/default.aspx
- http://www.synopsys.com/Tools/Verification/FunctionalVerification/VerificationIP/Pages/default .aspx

## **Course outcome:**

- Familiarity of Front end design and verification techniques and create reusable test environments.
- Verify increasingly complex designs more efficiently and effectively.
- Use EDA tools like Cadence, Mentor Graphics

#### **MVLE203** L T P CR 3 0 0 3

#### Memory Technologies

Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

## **Course Objectives:**

- To introduce about various type of memory Architectures.
- To introduce about various performance parameter of memory Architectures.
- To introduce about various memory packing technologies.
- To introduce about various 2D & 3D memory Architectures

#### Syllabus Contents:

- **Unit 1**:Random Access Memory Technologies: Static Random Access Memories (SRAMs), SRAM Cell Structures, MOS SRAM Architecture, MOS SRAM Cell and Peripheral Circuit, Bipolar SRAM, Advanced SRAM Architectures, Application Specific SRAMs.
- **Unit 2**:DRAMs, MOS DRAM Cell, BiCMOS DRAM, Error Failures in DRAM, Advanced DRAM Design and Architecture, Application Specific DRAMs.SRAM and DRAM Memory controllers.
- **Unit 3**: Non-Volatile Memories: Masked ROMs, PROMs, Bipolar & CMOS PROM, EEPROMs, Floating Gate EPROM Cell, OTP EPROM, EEPROMs, Non-volatile SRAM, Flash Memories.
- **Unit 4**:Semiconductor Memory Reliability and Radiation Effects: General Reliability Issues, RAM Failure Modes and Mechanism, Nonvolatile Memory, Radiation Effects, SEP, Radiation Hardening Techniques. Process and Design Issues, Radiation Hardened Memory Characteristics, Radiation Hardness Assurance and Testing.
- **Unit 5** :Advanced Memory Technologies and High-density Memory Packing Technologies: Ferroelectric Random Access Memories (FRAMs), Gallium Arsenide (GaAs) FRAMs, Analog Memories, Magneto Resistive Random Access Memories (MRAMs), Experimental Memory Devices.
- Unit 6: Memory Hybrids (2D & 3D), Memory Stacks, Memory Testing and Reliability Issues, Memory Cards High Density Memory Packaging

#### **References:**

- Ashok K Sharma, "Advanced Semiconductor Memories: Architectures, Designs and Applications", Wiley Interscience
- Kiyoo Itoh, "VLSI memory chip design", Springer International Edition
- Ashok K Sharma," Semiconductor Memories: Technology, Testing and Reliability, PHI

#### **Course Outcomes:**

- Select architecture and design semiconductor memory circuits and subsystems.
- Identify various fault models, modes and mechanisms in semiconductor memories and their testing procedures.
- Knowhow of the state-of-the-art memory chip design.
- Modeling & simulation of memory structure at different technology mode.

#### MVLE204 LTP CR

300 3

#### SoC Design

Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

#### **Course Objectives:**

- To familiarize the basis of SOC design and its architectural issues.
- To familiarize the design flow and verification of ASIP's and NISC's along with various design methodologies.
- To introduce the functional simulation, synthesis, layout and timing analysis of single and multi core systems.
- To adapt the concept of voltage scaling & optimization of various design parameters oon the basis of case studies.

# Syllabus Contents:

Unit 1:ASIC

- Overview of ASIC types, design strategies, CISC, RISC and NISC approaches for SOC architectural issues and its impact on SoC design methodologies, Application Specific Instruction Processor (ASIP) concepts.

# Unit 2: NISC

- NISC Control Words methodology, NISC Applications and Advantages, Architecture Description Languages (ADL) for design and verification of Application Specific Instruction set Processors (ASIP), No-Instruction-Set-computer (NISC)- design flow, modeling NISC architectures and systems, use of Generic Netlist Representation - A formal language for specification, compilation and synthesis of embedded processors.

#### Unit 3: Simulation

- Different simulation modes, behavioural, functional, static timing, gate level, switch level, transistor/circuit simulation, design of verification vectors, Low power FPGA, Reconfigurable systems, SoC related modeling of data path design and control logic, Minimization of interconnects impact, clock tree design issues.

# Unit 4:Low power SoC design / Digital system,

- Design synergy, Low power system perspective- power gating, clock gating, adaptive voltage scaling (AVS), Static voltage scaling, Dynamic clock frequency and voltage scaling (DCFS), building block optimization, building block memory, power down techniques, power consumption verification.

#### Unit 5 :Synthesis

- Role and Concept of graph theory and its relevance to synthesizable constructs, Walks, trails paths, connectivity, components, mapping/visualization, nodal and admittance graph. Technology independent and technology dependent approaches for synthesis, optimization constraints, Synthesis report analysisSingle core and Multi core systems, dark silicon issues, HDL coding techniques for minimization of power consumption, Fault tolerant designs

**Unit 6:**Case study for overview of cellular phone design with emphasis on area optimization, speed improvement and power minimization.

*Note:* Students will prepare and present a term paper on relevant identified current topics (in batches of three students per topic) as a part of theory course.

#### **References:**

- Hubert Kaeslin, "Digital Integrated Circuit Design: From VLSI Architectures to CMOS Fabrication", Cambridge University Press, 2008.
- B. Al Hashimi, "System on chip-Next generation electronics", The IET, 2006
- RochitRajsuman, "System-on- a-chip: Design and test", Advantest America R & D Center, 2000

- P Mishra and N Dutt, "Processor Description Languages", Morgan Kaufmann, 2008
- Michael J. Flynn and Wayne Luk, "Computer System Design: System-on-Chip". Wiley, 2011

# **Course Outcomes:**

At the end of the course, students will be able to:

□ Identify and formulate a given problem in the framework of SoC based design approaches

Design SoC based system for engineering applications

□ Realize impact of SoC on electronic design philosophy and Macro-electronics thereby incline towards entrepreneurship & skill development.

# Low Power VLSI Design

**MVLE205** LTP CR

300 3

Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

# **Course Objectives:**

- To introduce about the need of low power designing
- To learn about SPICE simulation
- To learn about the leakage control at circuit & architecture level •
- To learn about the clock distribution networks •

#### **Syllabus Contents:**

- Unit 1: Technology & Circuit Design Levels: Sources of power dissipation in digital ICs, degree Of freedom, recurring themes in low-power, emerging low power approaches, dynamic dissipation in CMOS, effects of Vdd & Vt on speed, constraints on Vt reduction, transistor sizing & optimal gate oxide thickness, impact of technology scaling, technology innovations.
- Unit 2:Low Power Circuit Techniques: Power consumption in circuits, flip-flops & latches, high capacitance nodes, energy recovery, reversible pipelines, high performance approaches.
- Unit 3: Low Power Clock Distribution: Power dissipation in clock distribution, single driver Versus distributed buffers, buffers & device sizing under process variations, zero skew Vs. tolerable skew, chip & package co-design of clock network.
- Unit 4:Logic Synthesis for Low Power estimation techniques: Power minimization techniques, Low power arithmetic components- circuit design styles, adders, multipliers.
- Unit 5: Low Power Memory Design: Sources & reduction of power dissipation in memory subsystem, sources of power dissipation in DRAM & SRAM, low power DRAM circuits, low power SRAM circuits.
- Unit 6:Low Power Microprocessor Design System: power management support, architectural trade offs for power, choosing the supply voltage, low-power clocking, implementation problem for low power, comparison of microprocessors for power & performance.

# **References:**

- P. Rashinkar, Paterson and L. Singh, "Low Power Design Methodologies", Kluwer • Academic, 2002
- Kaushik Roy, Sharat Prasad, "Low power CMOS VLSI circuit design", John Wiley sons Inc.,2000.
- J.B.Kulo and J.H Lou, "Low voltage CMOS VLSI Circuits", Wiley, 1999.
- A.P.Chandrasekaran and R.W.Broadersen, "Low power digital CMOS design", • Kluwer,1995
- Gary Yeap, "Practical low power digital VLSI design", Kluwer, 1998. •

# **Course Outcomes:**

At the end of the course, students will be able to:

□ CO1: Identify the sources of power dissipation in digital IC systems & understand the impact of power on system performance and reliability.

CO2: Characterize and model power consumption & understand the basic analysis methods.

CO3: Understand leakage sources and reduction techniques.

# CMOS RF Circuit Design

#### **MVLE206** L T P CR 3 0 0 3

Class Work 25

Total 100

Duration of Exam 3 Hrs.

# **Course Objectives:**

- To introduce the concept of RF design and wireless technology.
- To learn the basics of RF modulation and RF testing.
- To introduce the behaviors of BJT & MUSFET at RF Frequencies.
- To familiarize the RF circuit design concept.

# 1. Introduction to RF design and Wireless Technology

Design and applications, Complexity and choice of Technology, Basic concepts in RF design, Nonlinearly and time Variance, Intersymbol interference, Random processes and noise. Sensitivity and dynamic range, Conversion of gains and distortion.

# 2. RF Modulation

Analog and digital modulation of RF circuits, Comparison of various techniques for power efficiency, Coherent and non-coherent detection, Mobile RF communication and basics of Multiple Access techniques. Receiver and Transmitter architectures, Direct conversion and two-step transmitters.

# 3. RF Testing

RF testing for heterodyne, Homodyne, Image reject, Direct IF and sub sampled receivers.

# 4. BJT and MOSFET Behavior at RF Frequencies

BJT and MOSFET behavior at RF frequencies, Modeling of the transistors and SPICE model, Noise performance and limitations of devices, Integrated parasitic elements at high frequencies and their monolithic implementation

# 5. RF Circuits Design

Overview of RF Filter design, Active RF components & modeling, Matching and Biasing Networks. Basic blocks in RF systems and their VLSI implementation, Low noise Amplifier design in various technologies, Design of Mixers at GHz frequency range, Various mixersworking and implementation. Oscillators- Basic topologies VCO and definition of phase noise, Noise power and trade off. Resonator VCO designs, Quadrature and single sideband generators. Radio frequency Synthesizers- PLLS, Various RF synthesizer architectures and frequency dividers, Power Amplifier design, Liberalization techniques, Design issues in integrated RF filters.

# **References:**

- Thomas H. Lee, Design of CMOS RF Integrated Circuits, Cambridge University press 1998.
- B. Razavi, RF Microelectronics, PHI 1998
- R. Jacob Baker, H.W. Li, D.E. Boyce, CMOS Circuit Design, layout and Simulation, PHI, 1998.
- Y.P. Tsividis, Mixed Analog and Digital Devices and Technology, TMH, 1996

# **Course Outcomes:**

- Understand the concept of RF circuit design.
- Understand the basis of RF modulation and RF testing.
- Understand the behaviors of BTT & MOSFET at RF frequency.
- Design the simple RF circuit design.

# **Communication Buses and Interfaces**

**MVLE207** L T P CR 3 0 0 3

Theory 75 Class Work 25 Total 100

Duration of Exam 3 Hrs.

## **Course Objectives:**

- To introduce various serial inter falls and design applications.
- To introduce CAN and PCI protocols.
- To introduce developing of API for data transfer on serial bus.
- To teach students design and development of peripherals to do data transfer.

#### **Syllabus Contents:**

Unit 1:Serial Busses Physical interface, Data and Control signals, features,

Unit 2: limitations and applications of RS232, RS485, I2C, SPI

Unit 3: CAN - Architecture, Data transmission, Layers, Frame formats, applications

Unit 4:PCIe - Revisions, Configuration space, Hardware protocols, applications

Unit 5:USB - Transfer types, enumeration, Descriptor types and contents, Device driver

Unit 6:Data Streaming Serial Communication Protocol, Serial Front Panel Data Port (SFPDP) using fibre optic and copper cable

#### References

- Jan Axelson, "Serial Port Complete COM Ports, USB Virtual Com Ports, and Ports for Embedded Systems", Lakeview Research, 2nd Edition
- Jan Axelson, "USB Complete", Penram Publications
- Mike Jackson, Ravi Budruk, "PCI Express Technology", Mindshare Press
- Wilfried Voss, "A Comprehensible Guide to Controller Area Network", Copperhill Media Corporation, 2nd Edition, 2005.
- Serial Front Panel Draft Standard VITA 17.1 200x
- Technical references on www.can-cia.org, www.pcisig.com, www.usb.org

# **Course Outcomes:**

- Select a particular serial bus suitable for a particular application.
- Develop APIs for configuration, reading and writing data onto serial bus.
- Design and develop peripherals that can be interfaced to desired serial bus.

Network Security and Cryptography

MVLE208 L T P CR 3 0 0 3

Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

#### **Course Objectives:**

- To introduce basic and advanced concepts of security.
- To introduce various cryptography techniques.
- To teach students various authentication techniques.
- To introduce various threats.

#### **Syllabus Contents:**

- **Unit 1:**Security Need, security services, Attacks, OSI Security Architecture, one time passwords, Model for Network security, Classical Encryption Techniques like substitution ciphers, Transposition ciphers, Cryptanalysis of Classical Encryption Techniques.
- **Unit 2:**Number Theory Introduction, Fermat's and Euler's Theorem, The Chinese Remainder Theorem, Euclidean Algorithm, Extended Euclidean Algorithm, and Modular Arithmetic.
- **Unit 3:** Private-Key (Symmetric) Cryptography Block Ciphers, Stream Ciphers, RC4 Stream cipher, Data Encryption Standard (DES), Advanced Encryption Standard (AES), Triple DES, RC5, IDEA, Linear and Differential Cryptanalysis.
- **Unit 4:**Public-Key (Asymmetric) Cryptography RSA, Key Distribution and Management,Diffie-Hellman Key Exchange, Elliptic Curve Cryptography, Message Authentication Code, hash functions, message digest algorithms: MD4 MD5, Secure Hash algorithm, RIPEMD-160, HMAC.
- **Unit 5:**Authentication IP and Web Security Digital Signatures, Digital Signature Standards, Authentication Protocols, Kerberos, IP security Architecture, Encapsulating Security Payload, Key Management, Web Security Considerations, Secure Socket Layer and Transport Layer Security, Secure Electronic Transaction.
- **Unit 6:**System Security Intruders, Intrusion Detection, Password Management, Worms, viruses, Trojans, Virus Countermeasures, Firewalls, Firewall Design Principles, Trusted Systems.

#### **References:**

- William Stallings, "Cryptography and Network Security, Principles and Practices", Pearson Education, 3rd Edition.
- Charlie Kaufman, Radia Perlman and Mike Speciner, "Network Security, Private Communication in a Public World", Prentice Hall, 2nd Edition
- Christopher M. King, ErtemOsmanoglu, Curtis Dalton, "Security Architecture, Design Deployment and Operations", RSA Pres,
- Stephen Northcutt, LenyZeltser, Scott Winters, Karen Kent, and Ronald W. Ritchey, Inside Network Perimeter Security", Pearson Education, 2nd Edition
- Richard Bejtlich, "The Practice of Network Security Monitoring: Understanding Incident Detection and Response", William Pollock Publisher, 2013.

#### **Course Outcomes:**

- Identify and utilize different forms of cryptography techniques.
- Incorporate authentication and security in the network applications.
- Distinguish among different types of threats to the system and handle the same.

# MVLE209 VLSI signal Processing

LTP CR 300 3 Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

# **Course Objectives:**

- To give knowledge about DSP algorithm.
- To explain about retiming techniques, folding and register minimization path problem.
- To introduce abut algorithm strength reduction techniques & parallel processing of FIR and IIR filters.
- To explain about finite word length effects and round off noise computation in DSP.

#### Syllabus Contents:

Unit 1:Introduction to DSP systems, Pipelined and parallel processing.

Unit 2:Iteration Bound, Retiming, unfolding, algorithmic strength reduction in filters and Transforms.

Unit 3:Systolic architecture design, fast convolution, pipelined and parallel recursive and adaptive filters, Scaling and round off noise.

Unit 4: Digital lattice filter structures, bit level arithmetic, architecture, redundant arithmetic.

Unit 5: Numerical strength reduction, synchronous, wave and asynchronous pipe lines, low power design.

Unit 6:Programmable digit signal processors.

#### **References:**

- Keshab K. Parthi[A1], VLSI Digital signal processing systems, design and implementation[A2], Wiley, Inter Science, 1999.
- Mohammad Isamail and Terri Fiez, Analog VLSI signal and information processing, McGraw Hill, 1994
- S.Y. Kung, H.J. White House, T. Kailath, VLSI and Modern Signal Processing, Prentice Hall, 1985.

#### **Course outcome:**

- Acquired knowledge about DSP algorithms, its DFG representation, pipelining and parallel processing approaches.
- Ability to acquire knowledge about retiming techniques, folding and register minimization path problems.
- Ability to have knowledge about algorithmic strength reduction techniques and parallel
- Ability to have knowledge about algorithmic strength reduction techniques and parallel Processing of FIR and IIR digital filters.
- Acquired knowledge about finite word-length effects and round off noise computation in DSP systems.
#### **MVLE210** L T P CR 3 0 0 3

## ASIC's & FPGA

Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

#### **Course Objectives:**

- To familiarize the use of hardware description language in ASIC's & FPGA.
- To introduce the various types of ASICs its design how & various programmable logic device.
- To familiarize the FPGA & implementation of digital logic on programmable logic devices.
- To introduce the physical design algorithms and role of testing in VLSI design.

## **Syllabus Contents:**

- **Unit 1: Introduction to hardware description languages:** Introduction to VHDL, types of modeling, dataflow modeling, behavioral modeling, structural modeling, use of package for structural modeling, finite state machine modeling.
- **Unit 2: Introduction to ASICs:** Introduction to ASICs, ASIC design flow, types of ASICs, full custom ASIC's, standard cell based ASIC's, Gate array based ASIC's, channeled gate array, structured gate arrays, programmable logic devices, introduction to programmable logic, fixed versus programmable logic, programmable logic devices, types of programmable logic devices, PROMs, PLA, PAL, CPLD & FPGA.
- **Unit 3: Introduction to FPGA** Introduction to FPGA, evolution of programmable devices conceptual diagram of a typical FPGA, Logic blocks, interconnection resources, FPGA versus ASIC, applications of FPGA, FPGA design flow, and implementation process.
- **Unit 4: FPGA Architecture** Various classes of FPGAs, symmetrical array, row-based, hierarchical PLD, sea-of-gates. Programming technologies, static RAM programming technology, anti-fuse programming technology, EPROM and EEPROM programming technology, commercially available FPGAs, general architecture of Xilinx FPGAS, CLB Interconnect.
- **Unit 5: Physical Design** Circuit partitioning algorithm, K-L algorithm, floor planning algorithm, cluster growth roof planning, introduction to placement & routing.
- **Unit 6: VLSI Testing** Basic concepts to testing, yield and reject rate, ATPG, ATPG design flow, various stuck at faults BIST.

#### **Course Outcomes:**

At the end of this course, students will be able to

- To understand the VHDL language & its programming.
- To understand the ASICs & FPGAS & the implementation of digital logic these devices.
- To understand the concept of FPGA, various types of FPGAS & its architecture.
- To understand physical design algorithms & various testing techniques.

## Analog and Digital CMOS VLSI Design Lab

INT. 15

EXT. 35

Total 50

Duration of Exam 3 Hrs.

#### List of Experiments:

- 1. Use  $V_{DD}$ =1.8V for 0.18um CMOS process, VDD=1.3V for 0.13um CMOS Process and  $V_{DD}$ =1V for 0.09um CMOS Process.
  - a) Plot I<sub>D</sub> vs. V<sub>GS</sub> at different drain voltages for NMOS, PMOS.
  - b) Plot I<sub>D</sub> vs. V<sub>GS</sub> at particular drain voltage (low) for NMOS, PMOS and determine Vt.
  - c) Plot I<sub>D</sub> vs. V<sub>GS</sub> at particular gate voltage (high) for NMOS, PMOS and determine I<sub>OFF</sub> and sub-threshold slope.
  - d) Plot  $I_D$  vs.  $V_{DS}$  at different gate voltages for NMOS, PMOS and determine Channel length modulation factor.
  - e) Extract  $V_{th}$  of NMOS/PMOS transistors (short channel and long channel). Use VDS =30mV

To extract Vth use the following procedure.

- i. Plot gm vs V<sub>GS</sub> using NGSPICE and obtain peak gm point.
- ii. Plot y=ID/(gm)1/2 as a function of VGS using Ngspice.
- iii. Use Ngspice to plot tangent line passing through peak gm point in y (VGS) plane and determine Vth.
- f) Plot ID vs. VDS at different drain voltages for NMOS, PMOS, plot DC load line and calculate gm, gds, gm/gds, and unity gain frequency.

Tabulate your result according to technologies and comment on it.

- 2. Use VDD=1.8V for 0.18um CMOS process, VDD=1.2V for 0.13um CMOS Process and VDD=1V for 0.09um CMOS Process.
  - a) Perform the following
    - i. Plot VTC curve for CMOS inverter and thereon plot dVout vs. dVin and determine transition voltage and gain g. Calculate VIL, VIH, NMH, NML for the inverter.
    - ii. Plot VTC for CMOS inverter with varying VDD.
    - iii. Plot VTC for CMOS inverter with varying device ratio.
  - b) Perform transient analysis of CMOS inverter with no load and with load and determine tpHL, tpLH, 20%-to-80% tr and 80%-to-20% tf. (use VPULSE = 2V, Cload = 50fF) Perform AC analysis of CMOS inverter with fanout 0 and fanout 1. (Use Cin= 0.012pF, Cload = 4pF, Rload = k)
- 3. Use Ngspice to build a three stage and five stage ring oscillator circuit in 0.18um and 0.13um technology and compare its frequencies and time period.
- 4. Perform the following
  - a) Draw small signal voltage gain of the minimum-size inverter in 0.18um and 0.13um technology as a function of input DC voltage. Determine the small signal voltage gain at the switching point using Ngspice and compare the values for 0.18um and 0.13um process.
  - b) Consider a simple CS amplifier with active load, as explained in the lecture, with NMOS transistor MN as driver and PMOS transistor MP as load, in 0.18um technology. (W/L)MN=5, (W/L)MP=10 and L=0.5um for both transistors.

i. Establish a test bench, as explained in the lecture, to achieve VDSQ=VDD/2.

ii. Calculate input bias voltage if bias current=50uA.

iii. Use Ngspice and obtain the bias current. Compare its value with 50uA.

iv. Determine small signal voltage gain, -3dB BW and GBW of the amplifier using small signal analysis in Ngspice (consider 30fF load capacitance).

v. Plot step response of the amplifier for input pulse amplitude of 0.1V. Derive time constant of the output and compare it with the time constant resulted from -3dB BW

vi. Use Ngspice to determine input voltage range of the amplifier

- 5. Three OPAMP INA. Vdd=1.8V Vss=0V, CAD tool: Mentor Graphics DA. Note: Adjust accuracy options of the simulator (setup->options in GUI). Use proper values of resistors to get a three OPAMP INA with differential-mode voltage gain=10. Consider voltage gain=2 for the first stage and voltage gain=5 for the second stage.
  - i. Draw the schematic of op-amp macro model.
  - ii. Draw the schematic of INA.
  - iii. Obtain parameters of the op-amp macro model such that
    - a. low-frequency voltage gain =  $5 \times 104$ ,
    - b. unity gain BW (fu) = 500KHz,
    - c. input capacitance=0.2pF,
    - d. output resistance =\_,
    - e. CMRR=120dB

iv. Draw schematic diagram of CMRR simulation setup.

v. Simulate CMRR of INA using AC analysis (it's expected to be around 6dB below CMRR of OPAMP).

vi. Plot CMRR of the INA versus resistor mismatches (for resistors of second stage only) changing from -5% to +5% (use AC analysis). Generate a separate plot for mismatch in each resistor pair. Explain how CMRR of OPAMP changes with resistor mismatches.

vii. Repeat (iii) to (vi) by considering CMRR of all OPAMPs to be 90dB.

6. Technology: UMC 0.18um, VDD=1.8V. Use MAGIC or Microwind.

a) Draw layout of a minimum size inverter in UMC 0.18um technology using MAGIC Station layout editor. Use that inverter as a cell and lay out three cascaded minimum-sized inverters. Use M1 as interconnect line between inverters.

b) Run DRC, LVS and RC extraction. Make sure there is no DRC error. Extract the netlist.

c) Use extracted netlist and obtain tPHLtPLH for the middle inverter using Eldo.

d) Use interconnect length obtained and connect the second and third inverter.

Extract the new netlist and obtain tPHL and tPLH of the middle inverter. Compare new values of delay times with corresponding values obtained in part 'c'.

## **Course Outcomes:**

At the end of the laboratory work, students will be able to:

- Design digital and analog Circuit using CMOS.
- Use EDA tools like Cadence, Mentor Graphics and other open source software tools like Ngspice

#### **MVL 252** L T P CR 0 0 0 1

# VLSI Design Verification and Testing Lab

INT. 15 EXT. 35

Total 50

Duration of Exam 3 Hrs.

# List of Assignments:

- 1. Sparse memory
- 2. Semaphore
- 3. Mail box
- 4. Classes
- 5. Polymorphism
- 6. Coverage
- 7. Assertions

**Course Outcomes:** At the end of the laboratory work, students will be able to:

- Verify increasingly complex designs more efficiently and effectively.
- Use EDA tools like Cadence, Mentor Graphics.

## **Communication Network**

**MVLE301** L T P CR 3 0 0 3

Theory 75

Class Work 25

Total 100

Duration of Exam 3 Hrs.

#### **Course Objectives:**

- Teach students various communication protocols and do analysis of protocols.
- To teach various routine protocols and design application.
- Give introduction on congestion management and queuing disciplines.
- Prepare student to design amplification based on various communication protocols.

#### Syllabus Contents:

Unit 1:Introduction: - Network Architecture, Performance

- **Unit 2:**Connecting nodes: Connecting links, Encoding, framing, Reliable transmission, Ethernet and Multiple access networks, Wireless networks
- Unit 3:Queuing models For a) one or more servers b) with infinite and finite queue size c) Infinite population Internetworking: Switching and bridging, IPv4, Addressing, Routing Protocols, Scale issues, Routers Architecture, IPv6

Unit 4:End-to-End Protocols: - Services, Multiplexing, De-multiplexing, UDP, TCP, RPC, RTP

**Unit 5:**Congestion control and Resource Allocation - Issues, Queuing disciplines, TCP congestion control, Congestion Avoidance, QoS Applications: - Domain Name Resolution, File Transfer, Electronic Mail, WWW, Multimedia Applications

Unit 6:Network monitoring - Packet sniffing tools such as Wireshark Simulations using NS2/OPNET

#### **References:**

- Larry L. Peterson, Bruce S, Devie, "Computer Networks", MK, 5th Edition
- Aaron Kershenbaum, "Telecommunication Network Design Algorithms", MGH, International Edition 1993.
- Vijay Ahuja, "Communications Network Design and Analysis of Computer Communication Networks", MGH, International Editions.
- Douglas E. Comer, "Internetworking with TCP/IP", Pearson Education, 6th Edition

#### **Course Outcomes:**

At the end of the course, students will be able to:

- Analyze protocols and algorithms, acknowledge tradeoffs and rationale
- Use routing, transport protocols for the given networking scenario and application
- Evaluate and develop small network applications

## MVLE302

LTP CR 300 3

## **Selected Topics in Mathematics**

## Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

## **Course Objectives:**

- To characterize and represent data collected from experiments using statistical methods.
- To model physical process/systems with multiple variables towards parameter estimation and prediction
- To represent systems/architectures using graphs and trees towards optimizing desired objective.

#### Syllabus Contents:

- **Unit 1:Probability and Statistics:** Definitions, conditional probability, Bayes Theorem and independence. Random Variables: Discrete, continuous and mixed random variables, probability mass, probability density and cumulative distribution functions, mathematical expectation, moments, moment generating function, Chebyshev inequality.
- **Unit 2:Special Distributions**: Discrete uniform, Binomial, Geometric, Poisson, Exponential, Gamma, Normal distributions. Pseudo random sequence generation with given distribution, Functions of a Random Variable
- **Unit 3:Joint Distributions**: Joint, marginal and conditional distributions, product moments, correlation, independence of random variables, bi-variate normal distribution. Stochastic Processes: Definition and classification of stochastic processes, Poisson process Norms, Statistical methods for ranking data
- **Unit 4:Multivariate Data Analysis** Linear and non-linear models, Regression, Prediction and Estimation Design of Experiments factorial method Response surface method
- **Unit 5:Graphs and Trees**: Graphs: Basic terminology, multi graphs and weighted graphs, paths and circuits, shortest path Problems, Euler and Hamiltonian paths and circuits, factors of a graph, planar graph and Kuratowski's graph and theorem, independent sets, graph colouring
- **Unit 6:Trees:** Rooted trees, path length in rooted trees, binary search trees, spanning trees and cut set, theorems on spanning trees, cut sets, circuits, minimal spanning trees, Kruskal's and Prim's algorithms for minimal spanning tree.

#### **References:**

- Henry Stark, John W. Woods, "Probability and Random Process with Applications to Signal Processing", Pearson Education, 3rd Edition
- C. L. Liu, "Elements of Discrete Mathematics", Tata McGraw-Hill, 2nd Edition
- Douglas C. Montgomery, E.A. Peck and G. G. Vining, "Introduction to Linear Regression Analysis", John Wiley and Sons, 2001.
- Douglas C. Montgomery, "Design and Analysis of Experiments", John Wiley and Sons, 2001.
- B. A. Ogunnaike, "Random Phenomena: Fundamentals of Probability and Statistics for Engineers", CRC Press, 2010

## **Course Outcomes:**

At the end of the course, students will be able to:

- Characterize and represent data collected from experiments using statistical methods.
- Model physical process/systems with multiple variables towards parameter estimation and prediction
- Represent systems/architectures using graphs and trees towards optimizing desired objective.

#### **MVLE303** L T P CR 3 0 0 3

#### Nano materials and Nanotechnology

Theory 75 Class Work 25

Total 100

Duration of Exam 3 Hrs.

#### **Course Objectives:**

- To learn the basic science behind the fabrication of nanomaterials.
- To study the new solutions for current problems and competing technologies for future applications.
- To study the inter disciplinary projects applicable to wide areas.
- To study the operation fo fabrication and characterization devices to achieve precisely designed systems.

#### **Syllabus Contents:**

- **Unit 1:Nanomaterials in one and higher dimensions:** Basic concept of Nano science and technology, Quantum wire, Quantum wel, Quantum dot, properties and technological advantages of Nano materials, carbon nanotubes and application, material processing by Sol, Gel method, Chemical vapour deposition and physical vapour deposition, principles of SEM,TEM and AFM.
- **Unit 2:Applications of one and higher dimension nano-materials:** Application of Fullerene, CNT, Graphene and other carbon nanomaterials, Mechanical, Thermal application, Electronic applications and biological applications.
- Unit 3:Nano-lithography, micro electro-mechanical system (MEMS) and nano-phonics: Necessity for a clean room, different types of clean rooms, Lithography, Printing, Chemical process, Etching techniques, the modern process, optical micro, nanolithography, Applications of nanolithography. Introduction to Micro sensors and MEMS, Evolution of Micro sensors & MEMS, MEMS types, MEMS sensors, Applications and Advantages of MEMS technology. Photons and electrons, similarities and differences, free space propagation, confinement of photons and electrons, nanoscale optical interaction, axial and lateral nanoscopic lacalization, nanoscale confinement of electronics interactions.
- **Unit 4:carbon nanotubes, synthesis and applications:** History, types of CNTs, synthesis methods, CVD method, Laser ablation and electric arc processes growth machanisms, purification methods, applications Lithiumion battery, fuel cell sensor applications, applications to nanoelectronics, nanocomposites.
- **Unit 5: Evolution of Nanoelectronics:** Moore's Law, Silicon Electronics, limitations, Discussionof the International Technology Roadmap characteristics, need for new concepts in electronics, silicon MOS Transistor from Micro to nano, Future opportunities.
- **Unit 6: Interdisciplinary arena of nanotechnology:** Energy chanllenge in the 21<sup>st</sup> Century and nanotechnology, conventional and unconventional fissile fuels, nanotechnology in fuel production, renewable energy sources, photovoltaics, hydrogen production, fuel cells, thermoelectricity, implementation of renewable energy technologies.

#### **References:**

- Nanoscale Materials in Chemistry edited by Kenneth J. Klabunde and Ryan M. Richards, 2ndedn, John Wiley and Sons, 2009.
- Nanocrystalline Materials by A I Gusev and A ARempel, Cambridge International Science Publishing, 1st Indian edition by Viva Books Pvt. Ltd. 2008.
- Springer Handbook of Nanotechnology by Bharat Bhushan, Springer, 3rdedn, 2010.
- Carbon Nanotubes: Synthesis, Characterization and Applications by Kamal K. Kar, Research Publishing Services; 1stedn, 2011, ISBN-13: 978-9810863975.

#### **Course Outcomes:**

At the end of the course, students will be able to:

CO1: To understand the basic science behind the design and fabrication of nano scale

systems.

CO2: To understand and formulate new engineering solutions for current problems and competing technologies for future applications.

CO3:To be able make inter disciplinary projects applicable to wide areas by clearing and fixing the boundaries in system development.

CO4: To gather detailed knowledge of the operation of fabrication and characterisation devices to achieve precisely designed systems.

#### **VLSI Interconnects**

MVLE304 LTP CR

300 3

Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

## **Course Objectives:**

- To introduce about various type of interconnects & their sizing.
- To introduce about speed enhancing techniques for interconnects.
- To learn about various signaling techniques.
- To learn about crosstalk & energy analysis of various interconnects.

#### Syllabus Contents:

- **1. Interconnects:** Interconnect Parameters: Resistance, Inductance, and Capacitance, Interconnect RC Delays: Elmore Delay Calculation. Interconnect Models: The lumped RC Model, the distributed RC Model, the transmission line model. SPICE Wire Models: Distributed RC lines in SPICE, Transmission line models in SPICE.
- 2. Scaling issues in interconnects: Gate and Interconnect Delay
- **3. CMOS Repeater:** The Static Behavior- Switching Threshold, Noise Margins, The Dynamic Behavior-Computing the capacitances, Propagation Delay: First order Analysis, Propagation Delay from a Design perspective, Power, energy and Energy-Delay- Dynamic Power Consumption, Static Consumption, Analyzing Power Consumption using SPICE
- **4. Repeater Design: Driving Interconnects for Optimum speed and power:** Short channel model of CMOS Repeater Transient Analysis of an RC loaded CMOS repeater, Delay Analysis, Analytical power expressions: Dynamic power, Short circuit Power, Resistive Power Dissipation, CMOS Repeater insertion: Analytical expressions for delay and power of a repeater chain driving an RC load.
- 5. Advanced Interconnect Techniques: Reduced-swing Circuits, Current-mode Transmission Techniques
- 6. Crosstalk: Theoretical basis and circuit level modeling of crosstalk, Energy dissipation due to crosstalk: Model for energy calculation of two coupled lines. Contribution of driver and interconnect to dissipated energy, Crosstalk effects in logic VLSI circuits: Static circuits, Dynamic circuits and various remedies.

#### **References:**

1. Jan M. Rabaey, Analysis and Design of Digital Integrated Circuits- A design

Perspective, TMH, 2nd Edition 2003.

2. F.Moll, M.Roca, Interconnection Noise in VLSI Circuits, Kluwer Academic Publishers.

3. John P. Uymera, Introduction to VLSI Circuits and Systems, Wiley Student Edition.

4. S.M. Kang, L. Yusuf, CMOS Digital Integrated Circuits-Analysis and Design TMH, 3rd

# Edition.

Course Outcomes:

At the end of the course, students will be able to:

- Design various types of interconnects using RC & Transmission line model.
- Design of high speed & low power interconnects.
- To understand modelling of crosstalk, delay & power for various interconnects.
- Understand the concept of repeats & advanced interconnects techniques.

#### **IOT and Applications**

**MVLE305** L T P CR 3 0 0 3

Theory 75 Class Work 25 Total 100 Duration of Exam 3 Hrs.

#### **Course Objectives:**

- To learn IOT technology, security, standardization.
- To learn IOT radiation, design principle.
- To learn and design IOT application for industrial use.
- To learn about private implementation security issues in platform.

#### Syllabus Content:

- **Unit 1;** IoT& Web Technology The Internet of Things Today, Time for Convergence, Towards the IoT Universe, Internet of Things Vision, IoT Strategic Research and Innovation Directions, IoT Applications, Future Internet Technologies, Infrastructure, Networks and Communication, Processes, Data Management, Security, Privacy & Trust, Device Level Energy Issues, IoT Related Standardization, Recommendations on Research Topics.
- **Unit 2:** M2M to IoT A Basic Perspective– Introduction, Some Definitions, M2M Value Chains, IoT Value Chains, An emerging industrial structure for IoT, The international driven global value chain and global information monopolies. M2M to IoT-An Architectural Overview– Building an architecture, Main design principles and needed capabilities, An IoT architecture outline, standards considerations.
- **Unit 3:** IoT Architecture -State of the Art Introduction, State of the art, Architecture Reference Model-Introduction, Reference Model and architecture, IoT reference Model, IoT Reference Architecture- Introduction, Functional View, Information View, Deployment and Operational View, Other Relevant architectural views.
- **Unit 4:** IoT Applications for Value Creations Introduction, IoT applications for industry: Future Factory Concepts, Brownfield IoT, Smart Objects, Smart Applications, Four Aspects in your Business to Master IoT, Value Creation from Big Data and Serialization, IoT for Retailing Industry, IoT For Oil and Gas Industry, Opinions on IoT Application and Value for Industry, Home Management, eHealth.
- Unit 5: Internet of Things Privacy, Security and Governance Introduction, Overview of Governance, Privacy and Security Issues,
- Unit 6: Contribution from FP7 Projects, Security, Privacy and Trust in IoT-Data-Platforms for Smart Cities, First Steps Towards a Secure Platform, Smartie Approach. Data Aggregation for the IoT in Smart Cities, Security

## **References:**

- Vijay Madisetti and ArshdeepBahga, "Internet of Things (A Hands-on-Approach)", 1st Edition, VPT, 2014.
- Francis daCosta, "Rethinking the Internet of Things: A Scalable Approach to Connecting Everything", 1stEdition, Apress Publications, 2013.
- CunoPfister, "Getting Started with the Internet of Things", O\_Reilly Media, 2011.

## Course Outcome:

At the end of this course, students will be able to

- Understand the concept of IOT and M2M
- Study IOT architecture and applications in various fields
- Study the security and privacy issues in IOT.

At the end of this course, students will be able to

- Ability to synthesize knowledge and skills previously gained and applied to an in-depth
- Study and execution of new technical problem.
- Capable to select from different methodologies, methods and forms of analysis to produce a suitable research design, and justify their design.
- Ability to present the findings of their technical solution in a written report.
- Presenting the work in International/ National conference or reputed journals.

## **Syllabus Contents:**

The dissertation / project topic should be selected / chosen to ensure the satisfaction of the urgent need to establish a direct link between education, national development and productivity and thus reduce the gap between the world of work and the world of study. The dissertation should have the following

- □ Relevance to social needs of society
- $\Box$  Relevance to value addition to existing facilities in the institute
- □ Relevance to industry need
- □ Problems of national importance
- □ Research and development in various domain

The student should complete the following:

- Literature survey Problem Definition
- □ Motivation for study and Objectives
- D Preliminary design / feasibility / modular approaches
- □ Implementation and Verification
- □ Report and presentation

The dissertation stage II is based on a report prepared by the students on dissertation allotted to them. It may be based on:

- Experimental verification / Proof of concept.
- Design, fabrication, testing of Communication System.
- $\Box$  The viva-voce examination will be based on the above report and work.

## Guidelines for Dissertation Phase – I and II at M. Tech. (Electronics):

□ As per the AICTE directives, the dissertation is a year long activity, to be carried out and evaluated in two phases i.e. Phase – I: July to December and Phase – II: January to June.
□ The dissertation may be carried out preferably in-house i.e. department\_s laboratories and centers OR in industry allotted through department\_s T & P coordinator.

☐ After multiple interactions with guide and based on comprehensive literature survey, the student shall identify the domain and define dissertation objectives. The referred literature should preferably include IEEE/IET/IETE/Springer/Science Direct/ACM journals in the areas of Computing and Processing (Hardware and Software), Circuits-Devices and Systems, Communication-Networking and Security, Robotics and Control Systems, Signal Processing and Analysis and any other related domain. In case of Industry sponsored projects, the relevant application notes, while papers, product catalogues should be referred and reported.

□ Student is expected to detail out specifications, methodology, resources required, critical

issues involved in design and implementation and phase wise work distribution, and submit the proposal within a month from the date of registration.

□ Phase – I deliverables: A document report comprising of summary of literature survey, detailed objectives, project specifications, paper and/or computer aided design, proof of concept/functionality, part results, A record of continuous progress.

 $\Box$  Phase – I evaluation: A committee comprising of guides of respective specialization shall assess the progress/performance of the student based on report, presentation and Q & A. In case of unsatisfactory performance, committee may recommend repeating the Phase-I work.

□ During phase – II, student is expected to exert on design, development and testing of the proposed work as per the schedule. Accomplished results/contributions/innovations should be published in terms of research papers in reputed journals and reviewed focused conferences OR IP/Patents.

 $\Box$  Phase – II deliverables: A dissertation report as per the specified format, developed system in the form of hardware and/or software, A record of continuous progress.

 $\Box$  Phase – II evaluation: Guide along with appointed external examiner shall assess the progress/performance of the student based on report, presentation and Q & A. In case of unsatisfactory performance, committee may recommend for extension or repeating the work.

# **OPEN ELECTIVES**

**Business Analytics** 

OEC-101A MECO-301(old code)

> L T P CR 3 0 0 3

| Theory           | : | 75     |
|------------------|---|--------|
| Class Work       | : | 25     |
| Total            | : | 100    |
| Duration of Exam | : | 3 Hrs. |
|                  |   |        |

## **Course Objectives:**

- Understand the role of business analytics within an organization.
- Analyze data using statistical and data mining techniques and understand relationships between the underlying business processes of an organization.
- To gain an understanding of how managers use business analytics to formulate and solve business problems and to support managerial decision making.
- To become familiar with processes needed to develop, report, and analyze business data.
- Use decision-making tools/Operations research techniques.
- Mange business process using analytical and management tools.
- Analyze and solve problems from different industries such as manufacturing, service, retail, software, banking and finance, sports, pharmaceutical, aerospace etc.

## Syllabus

- **Unit1:** Business analytics: Overview of Business analytics, Scope of Business analytics, Business Analytics Process, Relationship of Business Analytics Process and organisation, competitive advantages of Business Analytics. Statistical Tools, Statistical Notation, Descriptive Statistical methods, Review of probability distribution and data modelling, sampling and estimation methods overview.
- **Unit 2:** Trendiness and Regression Analysis: Modelling Relationships and Trends in Data, simple Linear Regression, Important Resources, Business Analytics Personnel, Data and models for Business analytics, problem solving, Visualizing and Exploring Data, Business Analytics Technology.
- Unit 3: Organization Structures of Business analytics, Team management, Management Issues, Designing Information Policy, Outsourcing, Ensuring Data Quality, Measuring contribution of Business analytics, Managing Changes. Descriptive Analytics, predictive analytics, predicative Modelling, Predictive analytics analysis, Data Mining, Data Mining Methodologies, Prescriptive analytics and its step in the business analytics Process, Prescriptive Modelling, nonlinear Optimization.
- **Unit 4:** Forecasting Techniques: Qualitative and Judgmental Forecasting, Statistical Forecasting Models, Forecasting Models for Stationary Time Series, Forecasting Models for Time Series with a Linear Trend, Forecasting Time Series with Seasonality, Regression Forecasting with Casual Variables, Selecting Appropriate Forecasting Models. Monte Carlo Simulation and Risk Analysis: Monte Carle Simulation Using Analytic Solver Platform, New-Product Development Model, Newsvendor Model, Overbooking Model, Cash Budget Model.
- **Unit 5:** Decision Analysis: Formulating Decision Problems, Decision Strategies with the without Outcome Probabilities, Decision Trees, The Value of Information, Utility and Decision Making.

**Unit 6:** Recent Trends in : Embedded and collaborative business intelligence, Visual data recovery, Data Storytelling and Data journalism.

**Course Outcomes:** On successful complete of this course, the students should be able to:

- 1. Students will demonstrate knowledge of data analytics.
- 2. Students will demonstrate the ability of think critically in making decisions based on data and deep analytics.
- 3. Students will demonstrate the ability to use technical skills in predicative and prescriptive modeling to support business decision-making.
- 4. Students will demonstrate the ability to translate data into clear, actionable insights.

OEC-102A MECO-302(old code) L T P CR 3 0 0 3

| Theory           | : | 75     |
|------------------|---|--------|
| Class Work       | : | 25     |
| Total            | : | 100    |
| Duration of Exam | : | 3 Hrs. |
|                  |   |        |

## Syllabus

#### **Course Objectives:**

1. To know about Industrial safety programs and toxicology, Industrial laws, regulations and source models

- 2. To understand about fire and explosion, preventive methods, relief and its sizing methods
- 3. To analyse industrial hazards and its risk assessment.
- **Unit-I:** Industrial safety: Accident, causes, types, results and control, mechanical and electrical hazards, types, causes and preventive steps/procedure, describe salient points of factories act 1948 for health and safety, wash rooms, drinking water layouts, light, cleanliness, fire, guarding, pressure vessels, etc, Safety color codes. Fire prevention and firefighting, equipment and methods.
- **Unit-II:** Fundamentals of maintenance engineering: Definition and aim of maintenance engineering, Primary and secondary functions and responsibility of maintenance department, Types of maintenance, Types and applications of tools used for maintenance, Maintenance cost & its relation with replacement economy, Service life of equipment.
- **Unit-III:** Wear and Corrosion and their prevention: Wear- types, causes, effects, wear reduction methods, lubricants-types and applications, Lubrication methods, general sketch, working and applications, i. Screw down grease cup, ii. Pressure grease gun, iii. Splash lubrication, iv. Gravity lubrication, v, Wick feed lubrication vi. Side feed lubrication, vii. Ring lubrication, Definition, principle and factors affecting the corrosion. Types of corrosion, corrosion prevention methods.
- **Unit-IV:** Fault tracing: Fault tracing-concept and importance, decision treeconcept, need and applications, sequence of fault finding activities, show as decision tree, draw decision tree for problems in machine tools, hydraulic, pneumatic,automotive, thermal and electrical equipment's like, I. Any one machine tool, ii. Pump iii. Air compressor, iv. Internal combustion engine, v. Boiler, vi. Electrical motors, Types of faults in machine tools and their general causes.
- **Unit-V:** Periodic and preventive maintenance: Periodic inspection-concept and need, degreasing, cleaning and repairing schemes, overhauling of mechanical components, overhauling of electrical motor, common troubles and remedies of electric motor, repair complexities and its use, definition, need, steps and advantages of preventive maintenance. Steps/procedure for periodic and preventive maintenance of I. Machine tools, ii. Pumps, iii. Air compressors, iv. Diesel generating (DG) sets, Program and schedule of preventive maintenance of mechanical and electrical equipment, advantages of preventive maintenance. Repair cycle concept and importance

## **Course Outcomes:**

By the end of the course the students will be able to

- 1. Analyze the effect of release of toxic substances
- 2. Understand the industrial laws, regulations and source models.
- 3. Apply the methods of prevention of fire and explosions.
- 4. Understand the relief and its sizing methods.
- 5. Understand the methods of hazard identification and preventive measures.

- 1. Maintenance Engineering Handbook, Higgins & Morrow, Da Information Services.
- 2. Maintenance Engineering, H. P. Garg, S. Chand and Company.
- 3. Pump-hydraulic Compressors, Audels, Mcgrew Hill Publication.
- 4. Foundation Engineering Handbook, Winterkorn, Hans, Chapman & Hall London.

| <b>OEC-103A</b>    |  |  |
|--------------------|--|--|
| MECO-303(old code) |  |  |
| LTP CR             |  |  |
| 3003               |  |  |

## **Operations Research**

| Theory                  | : | 75     |
|-------------------------|---|--------|
| <b>Class Work</b>       | : | 25     |
| Total                   | : | 100    |
| <b>Duration of Exam</b> | : | 3 Hrs. |
|                         |   |        |

## **Course Objectives**

- To build capabilities in the students for analyzing different situations in the industrial
- To learn and work on business scenario problems involving limited resources
- To find the optimal solution within constraints.

## Syllabus

- **Unit 1**: Optimization Techniques, Model Formulation, models, General L.R Formulation, Simplex Techniques, Sensitivity Analysis, Inventory Control Models
- **Unit 2** Formulation of a LPP, Graphical solution revised simplex method, duality theory, dual simplex method sensitivity analysis parametric programming
- **Unit 3**: Nonlinear programming problem, Kuhn-Tucker conditions min cost flow problem, max flow problem, CPM/PERT
- **Unit 4:** Scheduling and sequencing single server and multiple server models, deterministic inventory models, Probabilistic inventory control models, Geometric Programming.
- **Unit 5:** Competitive Models, Single and Multi-channel Problems, Sequencing Models, Dynamic Programming, Flow in Networks, Elementary Graph Theory, Game Theory Simulation

## Course Outcomes: At the end of the course, the student should be able to

- Students should able to apply the dynamic programming to solve problems of discreet and continuous variables.
- Students should able to apply the concept of non-linear programming
- Students should able to carry out sensitivity analysis
- Student should able to model the real world problem and simulate it.

- 1. H.A. Taha, Operations Research, An Introduction, PHI, 2008
- 2. H.M. Wagner, Principles of Operations Research, PHI, Delhi, 1982.
- 3. J.C. Pant, Introduction to Optimisation: Operations Research, Jain Brothers, Delhi, 2008
- 4. Hitler Libermann Operations Research: McGraw Hill Pub. 2009
- 5. Pannerselvam, Operations Research: Prentice Hall of India 2010
- 6. Harvey M Wagner, Principles of Operations Research: Prentice Hall of India 2010

OEC-104A MECO-304(old code) L T P CR 3 0 0 3

Theory : 75 Class Work : 25 Total : 100 Duration of Exam : 3 Hrs.

## **Course Objectives:**

The objectives of this course are to:

1. To make them understand the concepts of Project Management for planning to execution of projects.

2. To make them understand the feasibility analysis in Project Management and network analysis tools for cost and time estimation.

3. To enable them to comprehend the fundamentals of Contract Administration, Costing and Budgeting.

4. Make them capable to analyze, apply and appreciate contemporary project management tools and methodologies in Indian context.

#### **Syllabus**

Unit 1: Introduction and Overview of the Strategic Cost Management Process

- **Unit 2:** Cost concepts in decision-making; Relevant cost, Differential cost, Incremental cost and Opportunity cost. Objectives of a Costing System; Inventory valuation; Creation of a Database for operational control; Provision of data for Decision-Making. Project: meaning, Different types, why to manage, cost overruns centres, various stages of project execution: conception to commissioning. Project execution as conglomeration of technical and nontechnical activities. Detailed Engineering activities, Pre project execution main clearances and documents Project team, Role of each member. Importance Project site, Data required with significance. Project contracts, Types and contents, Project execution Project cost control, Bar charts and Network diagram, Project commissioning, mechanical and process.
- Unit 3: Cost Behavior and Profit Planning Marginal Costing, Distinction between Marginal Costing and Absorption Costing, Break-even Analysis, Cost-Volume-Profit Analysis, Various decision-making problems, Standard Costing and Variance Analysis, Pricing strategies, Pareto Analysis, Target costing, Life Cycle Costing, Costing of service sector, Just-in-time approach, Material Requirement Planning, Enterprise Resource Planning, Total Quality Management and Theory of constraints, Activity-Based Cost Management, Bench Marking, Balanced Score Card and Value-Chain Analysis. Budgetary Control; Flexible Budgets, Performance budgets, Zero-based budgets, Measurement of Divisional profitability pricing decisions including transfer pricing.
- **Unit 4:** Quantitative techniques for cost management, Linear Programming, PERT/CPM, Transportation problems, Assignment problems, Simulation, Learning Curve Theory.

## **Course Outcomes**:

On completion of this course, the students will be able to:

1. Understand project characteristics and various stages of a project.

2. Understand the conceptual clarity about project organization and feasibility analyses – Market, Technical, Financial and Economic.

3. Analyze the learning and understand techniques for Project planning, scheduling and Execution Control.

4. Apply the risk management plan and analyse the role of stakeholders.

5. Understand the contract management, Project Procurement, Service level Agreements and productivity. 6. Understand the How Subcontract Administration and Control are practiced in the Industry.

- 1. Cost Accounting A Managerial Emphasis, Prentice Hall of India, New Delhi
- 2. Charles T. Horngren and George Foster, Advanced Management Accounting
- 3. Robert S Kaplan Anthony A. Alkinson, Management & Cost Accounting
- 4. Ashish K. Bhattacharya, Principles & Practices of Cost Accounting A. H. Wheeler publisher
- 5. N.D. Vohra, Quantitative Techniques in Management, Tata McGraw Hill Book Co. Ltd.

| OEC-105A           | <b>Composite Materials</b> |   |        |
|--------------------|----------------------------|---|--------|
| MECO-305(old code) | _                          |   |        |
| LTP CR             | Theory                     | : | 75     |
| 3003               | Class Work                 | : | 25     |
|                    | Total                      | : | 100    |
|                    | Duration of Exam           | : | 3 Hrs. |

#### **COURSE OBJECTIVES:**

• Explain the behavior of constituents in the composite materials

• Enlighten the students in different types of reinforcement

• Develop the student's skills in understanding the different manufacturing methods available for composite material.

• Illuminate the knowledge and analysis skills in applying basic laws in mechanics to the composite materials.

#### Syllabus

- **UNIT–I: INTRODUCTION:** Definition, Classification and characteristics of Composite materials, Advantages and application of composites, Functional requirements of reinforcement and matrix, Effect of reinforcement (size, shape, distribution, volume fraction) on overall composite performance.
- UNIT II: REINFORCEMENTS: Preparation-layup, curing, properties and applications of glass fibers, carbon fibers, Kevlar fibers and Boron fibers. Properties and applications of whiskers, particle reinforcements, Mechanical Behavior of composites, Rule of mixtures, Inverse rule of mixtures, Isostrain and Isostress conditions.
- UNIT III: Manufacturing of Metal Matrix Composites: Casting, Solid State diffusion technique, Cladding, Hot isostatic pressing, Properties and applications, Manufacturing of Ceramic Matrix Composites, Liquid Metal Infiltration, Liquid phase sintering, Manufacturing of Carbon, Carbon composites, Knitting, Braiding, Weaving, Properties and applications.
- **UNIT-IV: Manufacturing of Polymer Matrix Composites**: Preparation of Moulding compounds and prepregs hand layup method, Autoclave method, Filament winding method, Compression moulding, Reaction injection moulding. Properties and applications.
- **UNIT V: Strength:** Laminar Failure Criteria-strength ratio, maximum stress criteria, Maximum strain criteria, interacting failure criteria, hygrothermal failure, Laminate first play failure-insight strength, Laminate strength-ply discount truncated maximum strain criterion, strength design using caplet plots, stress concentrations.

## **TEXT BOOKS:**

- 1. Material Science and Technology, Vol 13, Composites by R.W.Cahn, VCH, West Germany.
- 2. Materials Science and Engineering, An introduction. WD Callister, Jr., Adapted by R. Balasubramaniam, John Wiley & Sons, NY, Indian edition, 2007.

- 1. Hand Book of Composite Materials-ed-Lubin.
- 2. Composite Materials, K.K.Chawla.

- 3. Composite Materials Science and Application, Deborah D.L. Chung.
- 4. Composite Materials Design and Applications, Danial Gay, Suong V. Hoa, and Stephen W. Tasi.

| <b>OEC-106A</b>    | Waste to Energy |
|--------------------|-----------------|
| MECO-306(old code) |                 |
| LTP CR             | Theory :        |
| 3003               | Class Work :    |
|                    | Total :         |

**Course objectives** 

- To enable students to understand of the concept of Waste to Energy.
- To link legal, technical and management principles for production of energy form waste.

75 25 100

3 Hrs.

**Duration of Exam** :

- To learn about the best available technologies for waste to energy.
- To analyze of case studies for understanding success and failures.
- To facilitate the students in developing skills in the decision-making process.
- **Unit-I:** Introduction to Energy from Waste: Classification of waste as fuel, Agro based, Forest residue, Industrial waste, MSW, Conversion devices, Incinerators, gasifiers, digestors
- **Unit-II:** Biomass Pyrolysis: Pyrolysis, Types, slow fast, Manufacture of charcoal, Methods, Yields and application, Manufacture of pyrolytic oils and gases, yields and applications.
- **Unit-III:** Biomass Gasification: Gasifiers, Fixed bed system, Downdraft and updraft gasifiers, Fluidized bed gasifiers, Design, construction and operation, Gasifier burner arrangement for thermal heating, Gasifier engine arrangement and electrical power, Equilibrium and kinetic consideration in gasifier operation.
- **Unit-IV:** Biomass Combustion: Biomass stoves, Improved chullahs, types, some exotic designs, Fixed bed combustors, Types, inclined grate combustors, Fluidized bed combustors, Design, construction and operation, Operation of all the above biomass combustors.
- **Unit-V:** Biogas: Properties of biogas (Calorific value and composition), Biogas plant technology and status, Bio energy system, Design and constructional features, Biomass resources and their classification, Biomass conversion processes, Thermo chemical conversion, Direct combustion, biomass gasification, pyrolysis and liquefaction, biochemical conversion, anaerobic digestion, Types of biogas Plants, Applications, Alcohol production from biomass, Bio diesel production, Urban waste to energy conversion, Biomass energy programme in India.

## **Course outcomes:**

- On successful completion of this course the students will be able to:
- Apply the knowledge about the operations of Waste to Energy Plants.
- Analyse the various aspects of Waste to Energy Management Systems.
- Carry out Techno-economic feasibility for Waste to Energy Plants.
- Apply the knowledge in planning and operations of Waste to Energy plants.

- 1. Non Conventional Energy, Desai, Ashok V., Wiley Eastern Ltd., 1990.
- Biogas Technology A Practical Hand Book Khandelwal, K. C. and Mahdi, S. S., Vol. I & II, Tata McGraw Hill Publishing Co. Ltd., 1983.
- 3. Food, Feed and Fuel from Biomass, Challal, D. S., IBH Publishing Co. Pvt. Ltd., 1991.
- 4. Biomass Conversion and Technology, C. Y. WereKo-Brobby and E. B. Hagan, John Wiley & Sons, 1996.

## ENGLISH FOR RESEARCH PAPER WRITING (AUD01A)

L T P CR 2 0 0 0

- Theory : 75
- Class Work : 25

**Total : 100** 

**Duration of Exam** : 3 Hrs.

#### **Course objectives:**

- Understand that how to improve your writing skills and level of readability
- Learn about what to write in each section
- Understand the skills needed when writing a Title Ensure the good quality of paper at very firsttime submission
- **Unit 1:** Planning and Preparation, Word Order, Breaking up long sentences, Structuring Paragraphs and Sentences, Being Concise and Removing Redundancy, Avoiding Ambiguity and Vagueness
- **Unit 2:** Clarifying Who Did What, Highlighting Your Findings, Hedging and Criticising, Paraphrasing and Plagiarism, Sections of a Paper, Abstracts. Introduction
- Unit 3: Review of the Literature, Methods, Results, Discussion, Conclusions, The Final Check.
- **Unit 4:** key skills are needed when writing a Title, key skills are needed when writing an Abstract, key skills are needed when writing an Introduction, skills needed when writing a Review of the Literature,
- **Unit 5:** skills are needed when writing the Methods, skills needed when writing the Results, skills are needed when writing the Discussion, skills are needed when writing the Conclusions
- Unit 6: useful phrases, how to ensure paper is as good as it could possibly be the first- time submission

#### **Course outcome:**

1. Develop understanding on how to improve your writing skills and level of readability

2. Learn about what to write in each section

3. Understand the skills needed when writing a Title Ensure the good quality of paper at very firsttime submission

#### **Suggested Studies:**

- 1. Goldbort R (2006) Writing for Science, Yale University Press (available on Google Books)
- 2. Day R (2006) How to Write and Publish a Scientific Paper, Cambridge University Press
- 3. Highman N (1998), Handbook of Writing for the Mathematical Sciences, SIAM. Highman's

#### Book.

1. Adrian Wallwork, English for Writing Research Papers, Springer New York Dordrecht Heidelberg London, 2011

## **DISASTER MANAGEMENT (AUD02A)**

L T P CR 2 0 0 0 Theory : 75

Class Work : 25

Total : 100

**Duration of Exam** : 3 Hrs.

#### **Course Objectives:**

- learn to demonstrate a critical understanding of key concepts in disaster risk reduction and humanitarian response.
- critically evaluate disaster risk reduction and humanitarian response policy and practice from multiple perspectives.
- develop an understanding of standards of humanitarian response and practical relevance in specific types of disasters and conflict situations.
- critically understand the strengths and weaknesses of disaster management approaches, planning and programming in different countries, particularly their home country or the countries they work in

#### Syllabus

- **Unit1: Introduction:** Disaster: Definition, Factors And Significance; Difference Between Hazard And Disaster; Natural And Manmade Disasters: Difference, Nature, Types And Magnitude.
- Unit 2: Repercussions Of Disasters And Hazards: Economic Damage, Loss Of Human And Animal Life, Destruction Of Ecosystem. Natural Disasters: Earthquakes, Volcanisms, Cyclones, Tsunamis, Floods, Droughts And Famines, Landslides And Avalanches, Man-made disaster: Nuclear Reactor Meltdown, Industrial Accidents, Oil Slicks And Spills, Outbreaks Of Disease And Epidemics, War And Conflicts.
- **Unit 3: Disaster Prone Areas In India:** Study Of Seismic Zones, Areas Prone To Floods And Droughts, Landslides And Avalanches, Areas Prone To Cyclonic And Coastal Hazards With Special Reference To Tsunami, Post-Disaster Diseases And Epidemics.
- **Unit 4: Disaster Preparedness And Management:** Preparedness, Monitoring Of Phenomena Triggering A Disaster Or Hazard; Evaluation Of Risk, Application Of Remote Sensing, Data From Meteorological And Other Agencies, Media Reports, Governmental And Community Preparedness.
- Unit 5: Risk Assessment: Disaster Risk: Concept And Elements, Disaster Risk Reduction, Global And National Disaster Risk Situation, Techniques of Risk Assessment, Global Co-Operation In Risk Assessment And Warning, People's Participation In Risk Assessment. Strategies for Survival.
- **Unit 6: Disaster Mitigation:** Meaning, Concept And Strategies Of Disaster Mitigation, Emerging Trends in Mitigation, Structural Mitigation And Non-Structural Mitigation, Programs of Disaster Mitigation In India.

#### **Course Outcome:**

• critically evaluate disaster risk reduction and humanitarian response policy and practice from multiple perspectives.

- develop an understanding of standards of humanitarian response and practical relevance in specific types of disasters and conflict situations.
- critically understand the strengths and weaknesses of disaster management approaches, planning and programming in different countries, particularly their home country or the countries they work in

## **SUGGESTED READINGS:**

- 1. R. Nishith, Singh AK, "Disaster Management in India: Perspectives, issues and strategies "'New Royal book Company.
- 2. Sahni, Pardeep Et.Al. (Eds.)," Disaster Mitigation Experiences And Reflections", Prentice Hall Of India, New Delhi.
- 3. Goel S. L., Disaster Administration And Management Text And Case Studies", Deep &Deep Publication Pvt. Ltd., New Delhi.

## SANSKRIT FOR TECHNICAL KNOWLEDGE (AUD03A)

LTP CR

2000

Theory : 75

Class Work : 25

Total : 100

**Duration of Exam** : 3 Hrs.

## **Course Objectives**

- To get a working knowledge in illustrious Sanskrit, the scientific language in the world
- Learning of Sanskrit to improve brain functioning
- Learning of Sanskrit to develop the logic in mathematics, science & other subjects enhancing the memory power
- The engineering scholars equipped with Sanskrit will be able to explore the huge knowledge from ancient literature

## Syllabus

Unit 1: Alphabets in Sanskrit, Past/Present/Future Tense, Simple Sentences

Unit 2: Order, Introduction of roots, Technical information about Sanskrit Literature

Unit 3: Technical concepts of Engineering-Electrical, Mechanical, Architecture, Mathematics

## Suggested reading

- 1. "Abhyaspustakam" Dr. Vishwas, Samskrita-Bharti Publication, New Delhi
- 2. "Teach Yourself Sanskrit" Prathama Deeksha-Vempati Kutumbshastri, Rashtriya Sanskrit Sansthanam, New Delhi Publication
- 3. "India's Glorious Scientific Tradition" Suresh Soni, Ocean books (P) Ltd., New Delhi.

## **Course Output**

- 1. Understanding basic Sanskrit language
- 2. Ancient Sanskrit literature about science & technology can be understood
- 3. Being a logical language will help to develop logic in students

## VALUE EDUCATION (AUD04A)

L T P CR 2 0 0 0 Theory : 75 Class Work : 25 Total : 100 Duration of Exam : 3 Hrs.

#### **Course Objectives**

- Understand value of education and self- development
- Imbibe good values in students
- Let the should know about the importance of character
- **Unit 1**: Values and self-development, Social values and individual attitudes, Work ethics, Indian vision of humanism, Moral and non, moral valuation. Standards and principles, Value judgements
- **Unit 2**: Importance of cultivation of values, Sense of duty. Devotion, Self-reliance. Confidence, Concentration, Truthfulness, Cleanliness, Honesty, Humanity. Power of faith, National Unity, Patriotism.Love for nature ,Discipline
- **Unit 3**: Personality and Behavior Development, Soul and Scientific, attitude, positive thinking, integrity and discipline, Punctuality, Love and Kindness, Avoid fault Thinking, Free from anger, Dignity of labour, Universal brotherhood and religious tolerance, True friendship, Happiness Vs suffering, love for truth, Aware of self-destructive habits, Association and Cooperation, Doing best for saving nature
- **Unit 4:** Character and Competence, Holy books vs Blind faith, Self-management and Good health, Science of reincarnation, Equality, Nonviolence ,Humility, Role of Women, All religions and same message, Mind your Mind, Self-control, Honesty, Studying effectively

#### **Suggested reading**

1. Chakroborty, S.K. "Values and Ethics for organizations Theory and practice", Oxford University Press, New Delhi

#### **Course outcomes**

- Knowledge of self-development
- Learn the importance of Human values
- Developing the overall personality

## CONSTITUTION OF INDIA (AUD05A)

L T P CR 2 0 0 0

Theory : 75

Class Work : 25

Total : 100

**Duration of Exam** : 3 Hrs.

#### **Course Objectives:**

- Understand the premises informing the twin themes of liberty and freedom from a civil rights perspective.
- To address the growth of Indian opinion regarding modern Indian intellectuals' constitutional role and entitlement to civil and economic rights as well as the emergence of nationhood in the early years of Indian nationalism.
- To address the role of socialism in India after the commencement of the Bolshevik Revolution in 1917 and its impact on the initial drafting of the Indian Constitution.

## **Syllabus**

- Unit 1: History of Making of the Indian Constitution: History, Drafting Committee, (Composition & Working)
- Unit 2: Philosophy of the Indian Constitution: Preamble, Salient Features.
- **Unit 3: Contours of Constitutional Rights & Duties:** Fundamental Rights, Right to quality, Right to Freedom, Right against Exploitation, Right to Freedom of Religion, Cultural and Educational Rights, Right to Constitutional Remedies, Directive Principles of State Policy, Fundamental Duties.
- **Unit 4: Organs of Governance:** Parliament, Composition, Qualifications and is qualifications, Powers and Functions, Executive, President, Governor, Council of Minister, Judiciary, Appointment and Transfer of Judges, Qualifications, Powers and Functions
- **Unit 5: Local Administration:** District's Administration head: Role and Importance, Municipalities: Introduction, Mayor and role of Elected Representative, CEO of Municipal Corporation, Pachayati raj, Introduction, PRI: Zila Pachayat, Elected officials and their roles, CEO Zila Pachayat, Position and role, Block level, Organizational Hierarchy (Different departments), Village level, Role of Elected and Appointed officials, Importance of grass root democracy
- **Unit 6: Election Commission:** Election Commission, Role and Functioning, Chief Election Commissioner and Election Commissioners, State Election Commission, Role and Functioning, Institute and Bodies for the welfare of SC/ST/OBC and women.

## **Course Outcomes:**

- Discuss the growth of the demand for civil rights in India for the bulk of Indians before the arrival of Gandhi in Indian politics.
- Discuss the intellectual origins of the framework of argument that informed the conceptualization of social reforms leading to revolution in India.

- Discuss the circumstances surrounding the foundation of the Congress Socialist Party [CSP] under the leadership of Jawaharlal Nehru and the eventual failure of the proposal of direct elections through adult suffrage in the Indian Constitution.
- Discuss the passage of the Hindu Code Bill of 1956.

- 1. The Constitution of India, 1950 (Bare Act), Government Publication.
- 2. Dr. S. N. Busi, Dr. B. R. Ambedkar framing of Indian Constitution, 1st Edition, 2015.
- 3. M. P. Jain, Indian Constitution Law, 7th Edn., Lexis Nexis, 2014.
- 4. D.D. Basu, Introduction to the Constitution of India, Lexis Nexis, 2015.

## PEDAGOGY STUDIES (AUD06A)

L T P CR 2 0 0 0 Theory : 75 Class Work : 25 Total : 100 Duration of Exam : 3 Hrs.

## **Course Objectives:**

- 1. Review existing evidence on the review topic to inform programme design and policy making undertaken by the DfID, other agencies and researchers.
- 2. Identify critical evidence gaps to guide the development.
- **Unit 1: Introduction and Methodology:** Aims and rationale, Policy background, Conceptual, framework and terminology, Theories of learning, Curriculum, Teacher education, Conceptual framework, Research questions, Overview of methodology and Searching,
- **Unit 2:** Thematic overview: Pedagogical practices are being used by teachers in formal and informal classrooms in developing countries, Curriculum, Teacher education.
- **Unit 3:** Evidence on the effectiveness of pedagogical practices, Methodology for the in depth stage: quality assessment of included studies, How can teacher education (curriculum and practicum) and the school curriculum and guidance materials best support effective pedagogy? Theory of change, Strength and nature of the body of evidence for effective pedagogical practices, Pedagogic theory and pedagogical approaches, Teachers' attitudes and beliefs and Pedagogic strategies.
- **Unit 4:** Professional development: alignment with classroom practices and follow-up support, Peer support, Support from the head teacher and the community, Curriculum and assessment, Barriers to learning: limited resources and large class sizes
- Unit 5: Research gaps and future directions: Research design, Contexts, Pedagogy, Teacher education, Curriculum and assessment, Dissemination and research impact.

## **Course Outcomes:**

Students will be able to understand:

- What pedagogical practices are being used by teachers in formal and informal classrooms in developing countries?
- What is the evidence on the effectiveness of these pedagogical practices, in what conditions, and with what population of learners?
- How can teacher education (curriculum and practicum) and the school curriculum and guidance materials best support effective pedagogy?

- 1. Ackers J, Hardman F (2001) Classroom interaction in Kenyan primary schools, Compare, 31 (2): 245-261.
- 2. Agrawal M (2004) Curricular reform in schools: The importance of evaluation, Journal of Curriculum Studies, 36 (3): 361-379.
- 3. Akyeampong K (2003) Teacher training in Ghana does it count? Multi-site teacher education research project (MUSTER) country report 1. London: DFID.
- 4. Akyeampong K, Lussier K, Pryor J, Westbrook J (2013) Improving teaching and learning of basic maths and reading in Africa: Does teacher preparation count? International Journal, Educational Development, 33 (3): 272–282.

- 5. Alexander RJ (2001) Culture and pedagogy: International comparisons in primary education. Oxford and Boston: Blackwell.
- 6. Chavan M (2003) Read India: A mass scale, rapid, 'learning to read' campaign.
- 7. www.pratham.org/images/resource%20working%20paper%202.pdf.

## STRESS MANAGEMENT BY YOGA (AUD07A)

LTP CR

2 0 0 0

Theory : 75

Class Work : 25

**Total : 100** 

**Duration of Exam** : 3 Hrs.

## **Course Objectives**

- To achieve overall health of body and mind
- To overcome stress

## **Syllabus**

Unit 1: Definitions of Eight parts of yog. (Ashtanga)

**Unit 2:** Yam and Niyam, Do's and Don't's in life., i) Ahinsa, satya, astheya, bramhacharya and aparigraha, ii) Shaucha, santosh, tapa, swadhyay, ishwarpranidhan

**Unit 3:** Asan and Pranayam, i) Various yog poses and their benefits for mind & body, ii)Regularization of breathing techniques and its effects-Types of pranayam

#### **Course Outcomes:**

- Develop healthy mind in a healthy body thus improving social health also
- Improve efficiency

- 1. 'Yogic Asanas for Group Tarining-Part-I": Janardan Swami Yogabhyasi Mandal, Nagpur
- 2. "Rajayoga or conquering the Internal Nature" by Swami Vivekananda, Advaita Ashrama (Publication Department), Kolkata

## PERSONALITY DEVELOPMENT THROUGH LIFE ENLIGHTENMENT SKILLS (AUD08A)

# LTP CR

2000

Theory : 75

Class Work : 25

**Total : 100** 

**Duration of Exam** : 3 Hrs.

## **Course Objectives:**

- To learn to achieve the highest goal happily
- To become a person with stable mind, pleasing personality and determination
- To awaken wisdom in students
- Unit 1: Neetisatakam-Holistic development of personality, Verses 19,20,21,22 (wisdom), Verses 29,31,32 (pride & heroism), Verses 26,28,63,65 (virtue), Verses 52,53,59 (dont's), Verses 71,73,75,78 (do's)
- Unit 2: Approach to day to day work and duties, Shrimad Bhagwad Geeta, Chapter 2-Verses 41, 47,48, Chapter 3 Verses 13, 21, 27, 35, Chapter 6 Verses 5,13,17, 23, 35, Chapter 18 Verses 45, 46, 48.
- Unit 3: Statements of basic knowledge, Shrimad Bhagwad Geeta: Chapter2 Verses 56, 62, 68, Chapter 12 Verses 13, 14, 15, 16,17, 18, Personality of Role model. Shrimad Bhagwad Geeta, Chapter2 Verses 17, Chapter3 Verses 36,37,42, Chapter4 Verses 18, 38,39, Chapter18 Verses 37,38,63

## **Course Outcomes:**

- Study of Shrimad-Bhagwad-Geeta will help the student in developing his personality and achieve the highest goal in life
- The person who has studied Geeta will lead the nation and mankind to peace and prosperity
- Study of Neetishatakam will help in developing versatile personality of students.

- **1.** "Srimad Bhagavad Gita" by Swami Swarupananda Advaita Ashram (Publication Department), Kolkata
- 2. Bhartrihari's Three Satakam (Niti-sringar-vairagya) by P.Gopinath, Rashtriya Sanskrit, Sansthanam, New Delhi.

## SWAMI VIVEKANANDA'S THOUGHTS (AUD09A)

L T P CR 2 0 0 0 Theory : 75

Class Work : 25

Total : 100

**Duration of Exam** : 3 Hrs.

#### **Course Objectives:**

- To introduce biography and philosophical thought of Swami Vivekananda
- To present Swami Vivekananda's views on major religions of the world and Universal Religion
- To present Swami Vivekananda' teaching and views on social issues.

#### Syllabus

- **Unit 1:** Swami Vivekananda a Brief biography, Influence of Ramakrishna on Vivekananda, Parliament of Religions, Establishment of Ramakrishna mission.
- Unit 2: Philosophy of Swami Vivekananda, Nature of Reality, Nature of Self, Nature of the universe, The doctrine of Maya, Identity of Self and God, Karma Yoga, Raj Yoga, Bhakti Yoga, Gyan Yoga.
- **Unit 3:** Swami Vivekananda's observations on major religions of the world (a) Hinduism (b) Christianity (c) Islam
- **Unit 4:** The concept of Universal Religion and its characteristic, Fundamental unity of all religions, acceptance and not tolerance is the principle.
- **Unit 5:** Vivekananda and Nationalism, The message of patriotism, spirituality as the basis of patriotism, Sociological views of Vivekananda, His views on caste and untouchability, status of women, His views on Education, Swami Vivekananda's concept of Vedantic Socialism

## **Course Outcomes**

Students will be able to

1. Study of Swami Vivekananda a Brief biography will help the student in developing his personality and achieve the highest goal in life

2. The person who has understood Philosophy of Swami Vivekananda will lead the nation and mankind to peace and prosperity

3. Study of Sociological views of Vivekananda will help in developing versatile personality of students

Books: The Complete Works of Swami Vivekananda Vol. 1 to 8 Relevant Chapters

Annexure-A



J.C. Bose University of Science & Technology, YMCA, Faridabad (A Haryana State Government University) (Established by Haryana State Legislative Act No. 21 of 2009 & Recognized by UGC Act 1956 u/s 22 to Confer Degrees) Accredited 'A' Grade by NAAC



# **Implementation of Credit Transfer/Mobility Policy of online courses**

Reference: Gazette of India (Extraordinary) Part-III, Section-4 No. 295, UGC (Credit Framework for Online Learning Courses through SWAYAM) Regulation, 2016, dated 19/07/2016.

With reference to 12<sup>th</sup> Academic Council Meeting dated 03/05/2017 (Agenda Item No. AC/11/12), wherein MOOCs were adopted in the CBCS scheme, In continuation to that, following modalities are proposed to introduce the credit transfer policy in academic curriculum for the Massive Open Online Courses (MOOC's) offered through SWAYAM (Study Webs of Active-Learning for Young Aspiring Minds) Portal.

# A. General Guidelines

- 1. The SWAYAM shall notify in June and November every year, the list of the online learning Courses going to be offered in the forthcoming Semester on its website <a href="https://swayam.gov.in">https://swayam.gov.in</a>.
- 2. All the UTDs/Affiliated Colleges shall, within 4 weeks from the date of notification by SWAYAM, consider through their Chairperson/Principal the online learning courses being offered through the SWAYAM platform; and keeping in view their academic requirements, decide upon the courses which it shall permit for credit transfer and keeping in view the following points:
  - a) There is non-availability of suitable teaching staff for running a course in the Department.
  - b) The facilities for offering the elective papers (courses), sought for by the students are not on offer/scheme in the Institution, but are available on the SWAYAM platform.
  - c) The courses offered on SWAYAM would supplement the teaching-learning process in the Institution.
  - d) Online courses through SWAYAM should not be more than 20% of total courses offered in a particular semester of a programme.
- 3. The courses offered in a particular semester will be compiled by Digital India Cell as decided and forwarded by concerned UTDs and affiliated colleges in the prescribed format to <u>digitalindia.ymca@gmail.com</u> and compiled set will be put up in Academic Council for approval.
- 4. Student can opt for 12-16 weeks course equivalent to 3-6 credits under mentorship of faculty (MHRD MOOC's guidelines 11.1(J) issued by the MHRD vide its orders dated 11/03/2016).

- 5. Every student being offered a particular paper (course) would be required to register for the MOOCs for that course/paper on SWAYAM through University's/Affiliated College's SWAYAM-NPTEL Local Chapter.
- 6. The UTD/College may designate a faculty member as course coordinator/mentor to guide the students (at least 20 students) throughout the course with 2 hours per week contribution and with mentor addition on the Local Chapter. The mentor Chairperson/Principal will ensure the provision of facilities for smooth running of the course viz. Internet facility and proper venue in the department/college.
- 7. Digital India Cell of the University will be the Nodal point for keeping track of MOOCs enrolments in the University and the concerned chairpersons/principals are expected to aware their students/faculty about the online courses.
- 8. Importance of online learning and credit transfer policy must be shared with the students at entry level by the concerned department/college. Same may be incorporated during induction program for newly admitted students.
- 9. The departmental/college MOOC coordinators appointed by chairpersons of concerned departments/Principals of affiliated colleges will be responsible for identification of relevant MOOCs in the UTDs/Colleges and smooth conduction during the course.

## **B.** Credit Transfer/Mobility of MOOCs

- 1. The parent Institution (offering the Course) shall give the equivalent credit weightage to the students for the credits earned through online learning courses through SWAYAM platform in the credit plan of the program.
- 2. Following pattern will be followed for distribution of credits and will be applicable to all students from Jan 2018 onwards:

| Program             | Duration           | Minimum | Credits | to | be |
|---------------------|--------------------|---------|---------|----|----|
|                     |                    | earned* |         |    |    |
| B.Tech              | Semester I to VIII | 3       |         |    |    |
| M.Tech/MBA/M.Sc./MA | Semester I to IV   | 3       |         |    |    |
| BBA/BCA/B.Sc./BA    | Semester I to VI   | 3       |         |    |    |

\*All students of UTDs/Affiliated colleges of all courses have to mandatorily earn minimum prescribed credits.

<u>Note:</u> From session 2019-20 onwards, for B.Tech program, a student has to earn at least 12 credits during the duration of the Degree subject to the passing of at least one MOOC course (carrying minimum 3 credits per year).

3. A student will be eligible to get Under-Graduate/Post-Graduate degree (B.Tech/M.Tech) with Honours if he/she completes additional credits through MOOC's. (AICTE Model Curriculum, Chapter1(B)). Following pattern will be followed for earning additional credits for the award of Honours degree:
| Program | Duration           | Credits to be<br>earned* | Minimum CGPA |
|---------|--------------------|--------------------------|--------------|
| B.Tech  | Semester I to VIII | 12                       | 8.0          |
| M.Tech  | Semester I to IV   | 6                        | 8.0          |

\*Inclusive of *Minimum credits to be earned* mentioned in clause B(2) above.

- 4. The earned credits shall be accepted and transferred to the total credits of the concerned students by the University for Completion of his/her degree. Credits earned through MOOCs will be incorporated in the mark sheet issued to the student by Controller of Examination.
- 5. Credits for MOOC's will be verified by the concerned department/college and will be forwarded to Controller of Examination for further processing.
- 6. The courses where model curriculum of AICTE is not applicable, pattern laid down as in B(2) will be followed.

## NOTE:

- 1. These guidelines will be applicable to all Affiliating institutions under University along with all UTDs. Affiliating colleges will establish their own Local Chapter on SWAYAM and follow the same process.
- 2. For further clarifications, Notifications "Credit Framework for Online Learning Courses through SWAYAM" (UGC Regulations dated 19/07/2016) and "MHRD MOOC's guidelines" (MHRD guidelines dated 11/03/2016) may be referred.

## J. C. Bose University of Science and Technology,



(Established by Haryana State Legislative Act No. 21 of 2009 & Recognized by UGC Act 1956 u/s 22) Accredited 'A' Grade by NAAC

Annexure-1

DEPARTMENT OF ELECTRONICS ENGINEERING

Program M.Tech. VLSI(2019-20) (Program Code: 511) the Employability/Entrepreneurship/Skill Development

Skill

| Mapping of the Courses with the state        |                 |               | Entrepreneursmy | Development |
|----------------------------------------------|-----------------|---------------|-----------------|-------------|
| Subject Title                                | Subject<br>Code | Employability |                 |             |
| RTL Simulation and                           | MVL101          | 1             |                 |             |
| Microcontrollers and<br>Programmable Digital | MVL102          | ~             |                 |             |
| Research<br>Methodology and IPR              | RMI101          |               |                 |             |
| RTL Simulation and                           | MVL151          | ,             |                 |             |
| Physical Design<br>Automation                | MVLE103         | 1             |                 |             |
| Programming<br>anguages for                  | MVLE104         | *             |                 |             |
| imbedded Software<br>Digital Signal and      | MVLE105         | -             |                 |             |
| LSI Technology with                          | MVLE106         | -             |                 |             |
| arallel Processing                           | MVLE107         |               |                 |             |
| ystem Design with                            | MVLE108         | 1             |                 |             |
| AD of Digital System                         | MVLE109         | 1             |                 |             |
| Device Modeling for                          | MVLE110         | 4             |                 |             |
| inglish for Research                         | AUD01A          |               | A STATE         |             |

| Disaster Management                                                 | AUD02A  |   | 1 |
|---------------------------------------------------------------------|---------|---|---|
| Sanskrit for Technical                                              | AVID034 |   |   |
| Knowledge                                                           | AUDOSA  |   | - |
| Value Education                                                     | AUD04A  |   | 1 |
| Constitution of India                                               | AUD05A  |   | 1 |
| Pedagogy Studies                                                    | AUD06A  |   | 1 |
| Stress Management by<br>Yoga                                        | AUD07A  |   | / |
| Personality<br>Development through<br>Life Enlightenment<br>Skills. | AUD08A  |   |   |
| Swami<br>Vivekananda**s<br>thoughts                                 | AUD09A  |   | 1 |
| Analog and Digital<br>CMOS VLSI Design                              | MVL201  | 1 |   |
| VLSI Design<br>Verification and<br>Testing                          | MVL202  | 1 |   |
| Analog and Digital<br>CMOS VLSI Design<br>Lab                       | MVL251  | ~ |   |
| VLSI Design<br>Verification and<br>Testing Lab                      | MVL252  | * |   |
| Minor Project                                                       | MVL253  | 1 | × |
| Memory Technologies                                                 | MVLE203 | ~ |   |
| SoC Design                                                          | MVLE204 | 1 |   |
| Low power VLSI<br>Design                                            | MVLE205 | 1 | 1 |
| CMOS RF Circuit<br>Design                                           | MVLE206 | 4 |   |

| 4         | St. St.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |   |
|-----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---|
| 1         | and the second se |   |
| CALL REAL |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |
| 1         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | * |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~ |
| ~         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1 |
| 7         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1 |
| 1         | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | ~ |
| 4         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~ |
| 4         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 4 |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | J |
| May 3     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | ~ |
|           | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 |
|           | ×                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1 |
|           | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1 |
| ~         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 1 |
|           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |   |

30 Chairperson Electronics Engineering